Maximizing impossibilities for untestable fault identification

被引:7
|
作者
Hsiao, MS [1 ]
机构
[1] Virginia Tech, Bradley Dept Elect & Comp Engn, Blacksburg, VA 24061 USA
关键词
D O I
10.1109/DATE.2002.998414
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new fault-independent method for maximizing local conflicting value assignments for the Purpose of untestable faults identification. The technique first computes a large number of logic implications across multiple time-frames and stores them in an implication graph. Then, by maximizing conflicting scenarios in the circuit, the algorithm identifies a large number of untestable faults that require such impossibilities. The proposed approach identifies impossible combinations locally around each Boolean gate in the circuit and its complexity is thus linear in the number of nodes, resulting in short execution times. Experimental results for both combinational and sequential benchmark circuits showed that many more untestable faults can be identified with this approach efficiently.
引用
收藏
页码:949 / 953
页数:5
相关论文
共 50 条
  • [1] New techniques for untestable fault identification in sequential circuits
    Syal, Marian
    Hsiao, Michael S.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) : 1117 - 1131
  • [2] Early Assessment of SEU Sensitivity through Untestable Fault Identification
    Cassano, Luca
    Guzman-Miranda, Hipolito
    Aguirre, Miguel A.
    PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 186 - 189
  • [3] Untestable Fault Identification in Sequential Circuits Using Model-Checking
    Raik, Jaan
    Fujiwara, Hideo
    Ubar, Raimund
    Krivenko, Anna
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 21 - +
  • [4] A novel, low-cost algorithm for sequentially untestable fault identification
    Syal, M
    Hsiao, MS
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 316 - 321
  • [5] Untestable fault identification using recurrence relations and impossible value assignments
    Syal, M
    Hsiao, MS
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 481 - 486
  • [6] On-Line Functionally Untestable Fault Identification in Embedded Processor Cores
    Bernardi, P.
    Bonazza, M.
    Sanchez, E.
    Reorda, M. Sonza
    Ballan, O.
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1462 - 1467
  • [7] The impacts of untestable defects on transition fault testing
    Lin, Xijiang
    Rajski, Janusz
    24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 2 - +
  • [8] About on-line functionally untestable fault identification in microprocessor cores for safetycritical applications
    Cantoro, R.
    Firrincieli, A.
    Piumatti, D.
    Restifo, M.
    Sanchez, E.
    Reorda, M. Sonza
    2018 IEEE 19TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2018,
  • [9] A Sequentially Untestable Fault Identification Method Based on n-Bit State Cube Justification
    Hosokawa, Toshinori
    Niseki, Morito
    Yoshimura, Masayoshi
    Yamazaki, Hiroshi
    Arai, Masayuki
    Yotsuyanagi, Hiroyuki
    Hashizume, Masaki
    2018 IEEE 24TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2018), 2018, : 43 - 46
  • [10] Efficient implication - Based untestable bridge fault identifier
    Syal, M
    Hsiao, MS
    Doreswamy, KB
    Chakravarty, S
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 393 - 398