Low-Power Programmable FPGA Routing Circuitry

被引:26
|
作者
Anderson, Jason H. [1 ]
Najm, Farid N. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
Field-programmable gate arrays (FPGAs); interconnect; leakage; optimization; power; DEEP-SUBMICROMETER;
D O I
10.1109/TVLSI.2009.2017443
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We consider circuit techniques for reducing field-programmable gate-array (FPGA) power consumption and propose a family of new FPGA routing switch designs that are programmable to operate in three different modes: high-speed, low-power, or sleep. High-speed mode provides similar power and performance to traditional FPGA routing switches. In low-power mode, speed is curtailed in order to reduce power consumption. Leakage is reduced by 28%-52% in low-power versus high-speed mode, depending on the particular switch design selected. Dynamic power is reduced by 28%-31% in low-power mode. Leakage power in sleep mode, which is suitable for unused routing switches, is 61%-79% lower than in high-speed mode. Each of the proposed switch designs has a different power/area/speed tradeoff. All of the designs require only minor changes to a traditional routing switch and involve relatively small area overhead, making them easy to incorporate into current commercial FPGAs. The applicability of the new switches is motivated through an analysis of timing slack in industrial FPGA designs. It is observed that a considerable fraction of routing switches may be slowed down ( operate in low-power mode), without impacting overall design performance.
引用
收藏
页码:1048 / 1060
页数:13
相关论文
共 50 条
  • [21] WIDE-RANGE, LOW-POWER, PROGRAMMABLE TIMER
    XIA, YP
    ELECTRONICS WORLD & WIRELESS WORLD, 1994, (1705): : 1012 - 1012
  • [22] A Programmable Sensor Conditioning Interface for Low-Power Applications
    Bayo, A.
    Medrano, N.
    Calvo, B.
    Celma, S.
    EUROSENSORS XXIV CONFERENCE, 2010, 5 : 53 - 56
  • [23] Programmable security for low-power Industry 4.0 applications
    Peri, Apurva
    Electronic Products, 2022, 64 (03): : 9 - 10
  • [24] Low-power programmable gain CMOS distributed LNA
    Zhang, Frank
    Kinget, Peter R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1333 - 1343
  • [25] Low-Power Programmable PRPG With Test Compression Capabilities
    Filipek, Michal
    Mrugalski, Grzegorz
    Mukherjee, Nilanjan
    Nadeau-Dostie, Benoit
    Rajski, Janusz
    Solecki, Jedrzej
    Tyszer, Jerzy
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) : 1063 - 1076
  • [26] On the Design of Low-Power CMOS Comparators with Programmable Hysteresis
    Furth, Paul M.
    Tsen, Yen-Chun
    Kulkarni, Vishnu B.
    Raju, Thilak K. Poriyani House
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1077 - 1080
  • [27] A power-awareness routing protocol for sustainable low-power wireless networks: FPGA vs. microcontroller implementation
    Telgote, Aparna M.
    Mande, Sudhakar S.
    INTERNATIONAL JOURNAL OF AD HOC AND UBIQUITOUS COMPUTING, 2025, 48 (02)
  • [28] Subthreshold Operation of CAAC-IGZO FPGA by Overdriving of Programmable Routing Switch and Programmable Power Switch
    Kozuma, Munehiro
    Okamoto, Yuki
    Nakagawa, Takashi
    Aoki, Takeshi
    Kurokawa, Yoshiyuki
    Ikeda, Takayuki
    Ieda, Yoshinori
    Yamade, Naoto
    Miyairi, Hidekazu
    Ikeda, Makoto
    Fujita, Masahiro
    Yamazaki, Shunpei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 125 - 138
  • [29] A Low-Power Low-Voltage Programmable Rectification and SH Circuit
    Harb, Adnan
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 256 - 259
  • [30] Low-voltage low-power CMOS IF programmable gain amplifier
    Calvo, B.
    Celma, S.
    Sanz, M. T.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 276 - +