Iterative Routing Algorithm of Inter-FPGA Signals for Multi-FPGA Prototyping Platform

被引:0
|
作者
Turki, Mariem [1 ]
Marrakchi, Zied [2 ]
Mehrez, Habib [1 ]
Abid, Mohamed [3 ]
机构
[1] Univ Paris 06, Lab Informat, Paris, France
[2] Flexras Technol, Paris, France
[3] Sfax Univ, CES lab, Sfax, Tunisia
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Over the last few years, multi-FPGA-based prototyping becomes necessary to test System On Chip designs. However, the most important constraint of the prototyping platform is the interconnection resources limitation between FPGAs. When the number of inter-FPGA signals is greater than the number of physical connections available on the prototyping board, signals are time-multiplexed which decreases the system frequency. We propose in this paper an advanced method to route all the signals with an optimized multiplexing ratio. Signals are grouped then routed using the intra-FPGA routing algorithm: Pathfinder. This algorithm is adapted to deal with the inter-FPGA routing problem. Many scenarios are proposed to obtain the most optimized results in terms of prototyping system frequency. Using this technique, the system frequency is improved by an average of 12.8%.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [31] Routing Algorithm for Multi-FPGA Based Systems Using Multi-Point Physical Tracks
    Tang, Qingshan
    Mehrez, Habib
    Tuna, Matthieu
    RAPID SYSTEM PROTOTYPING: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE (RSP 2013), 2013, : 2 - 8
  • [32] From mono-FPGA to multi-FPGA emulation platform for NoC performance evaluations
    Tan, Junyan
    Fresse, Virginie
    Rousseau, Frederic
    APPLICATIONS, TOOLS AND TECHNIQUES ON THE ROAD TO EXASCALE COMPUTING, 2012, 22 : 603 - 610
  • [33] Effective switchless inter-FPGA memory networks
    Nguyen, Truong Thao
    Pham, Kien Trung
    Yamaguchi, Hiroshi
    Urino, Yutaka
    Koibuchi, Michihiro
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2023, 179
  • [34] SPARK: A Scalable Partitioning and Routing Framework for Multi-FPGA Systems
    Zang, Xinshi
    Young, Evangeline F. Y.
    Wong, Martin D. F.
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2023, GLSVLSI 2023, 2023, : 593 - 598
  • [35] A parallel compact genetic algorithm for Multi-FPGA Partitioning
    Hidalgo, JI
    Baraglia, R
    Perego, R
    Lanchares, J
    Tirado, F
    NINTH EUROMICRO WORKSHOP ON PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS, 2001, : 113 - 120
  • [36] Scalability evaluation of a hybrid routing architecture for multi-FPGA systems
    Khalid, Mohammed A. S.
    Salitrennik, Viktor
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 162 - +
  • [37] Evaluating large system-on-chip on Multi-FPGA platform
    Kulmala, Ari
    Salminen, Erno
    Hamalainen, Timo D.
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION - PROCEEDINGS, 2007, 4599 : 179 - +
  • [38] A hybrid evolutionary algorithm for Multi-FPGA systems design
    Hidalgo, JI
    Lanchares, J
    Ibarra, A
    Hermida, R
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEM DESIGN, PROCEEDINGS: ARCHITECTURES, METHODS AND TOOLS, 2002, : 60 - 67
  • [39] Scalable multi-FPGA platform for networks-on-chip emulation
    Kouadri-Mostefaoui, Abdellah-Medjadji
    Senouci, Benaoumeur
    Petrot, Frederic
    2007 IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, 2007, : 54 - 60
  • [40] A Novel Architecture for Inter-FPGA Traffic Collision Management
    Dorai, Atef
    Fresse, Virginie
    Bourennane, El-Bay
    Mtibaa, Abdellatif
    2014 IEEE 17TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE), 2014, : 487 - 495