Iterative Routing Algorithm of Inter-FPGA Signals for Multi-FPGA Prototyping Platform

被引:0
|
作者
Turki, Mariem [1 ]
Marrakchi, Zied [2 ]
Mehrez, Habib [1 ]
Abid, Mohamed [3 ]
机构
[1] Univ Paris 06, Lab Informat, Paris, France
[2] Flexras Technol, Paris, France
[3] Sfax Univ, CES lab, Sfax, Tunisia
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Over the last few years, multi-FPGA-based prototyping becomes necessary to test System On Chip designs. However, the most important constraint of the prototyping platform is the interconnection resources limitation between FPGAs. When the number of inter-FPGA signals is greater than the number of physical connections available on the prototyping board, signals are time-multiplexed which decreases the system frequency. We propose in this paper an advanced method to route all the signals with an optimized multiplexing ratio. Signals are grouped then routed using the intra-FPGA routing algorithm: Pathfinder. This algorithm is adapted to deal with the inter-FPGA routing problem. Many scenarios are proposed to obtain the most optimized results in terms of prototyping system frequency. Using this technique, the system frequency is improved by an average of 12.8%.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [1] Inter-FPGA Routing for Partially Time-Multiplexing Inter-FPGA Signals on Multi-FPGA Systems with Various Topologies
    Inagi, Masato
    Nakamura, Yuichi
    Takashima, Yasuhiro
    Wakabayashi, Shin'ichi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (12): : 2572 - 2583
  • [2] Using timing-driven inter-FPGA routing for multi-FPGA prototyping exploration
    Farooq, Umer
    Chotin-Avot, Roselyne
    Azeem, Moazam
    Cherif, Zouha
    Ravoson, Maminionja
    Khan, Saqib
    Mehrez, Habib
    19TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2016), 2016, : 641 - 645
  • [3] An Efficient Inter-FPGA Routing Exploration Environment for Multi-FPGA Systems
    Farooq, Umer
    Baig, Imran
    Alzahrani, Bander A.
    IEEE ACCESS, 2018, 6 : 56301 - 56310
  • [4] Inter-FPGA Routing Environment for Performance Exploration of Multi-FPGA Systems
    Farooq, Umer
    Chotin-Avot, Roselyne
    Azeem, Moazam
    Ravoson, Maminionja
    Turki, Mariem
    Mehrez, Habib
    PROCEEDINGS OF THE 2016 27TH INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING (RSP): SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2016, : 107 - 113
  • [5] Optimal Time-Multiplexing in Inter-FPGA Connections for Accelerating Multi-FPGA Prototyping Systems
    Inagi, Masato
    Takashima, Yasuhiro
    Nakamura, Yuichi
    Takahashi, Atsushi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3539 - 3547
  • [6] Inter-FPGA interconnect topologies exploration for multi-FPGA systems
    Farooq, Umer
    Mehrez, Habib
    Bhatti, Muhammad Khurram
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2018, 22 (1-2) : 117 - 140
  • [7] Inter-FPGA interconnect topologies exploration for multi-FPGA systems
    Umer Farooq
    Habib Mehrez
    Muhammad Khurram Bhatti
    Design Automation for Embedded Systems, 2018, 22 : 117 - 140
  • [8] Comparison of Direct and Switch-based Inter-FPGA Routing Interconnect for Multi-FPGA Systems
    Farooq, Umer
    Mehrez, Habib
    Bhatti, Muhammad Khurram
    2017 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2017,
  • [9] Partitioning Constraints and Signal Routing Approach For Multi-FPGA Prototyping Platform
    Turki, Mariem
    Mehrez, Habib
    Marrakchi, Zied
    Abid, Mohamed
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2013,
  • [10] Multi-FPGA Prototyping Environment: Large Benchmark Generation and Signals Routing
    Turki, Mariem
    Mehrez, Habib
    Marrakchi, Zied
    2012 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2012,