Polysilicon stepped shallow trench isolation technology for 0.14 μm and beyond

被引:0
|
作者
Lee, CH [1 ]
Kim, SJ
Jang, J
机构
[1] Wonkwang Univ, Div Elect & Elect Engn, Iksan 570749, South Korea
[2] Adv Technol Line, Semicond Etch Proc R&D Dept, Gwangju 464862, South Korea
[3] Kyung Hee Univ, Dept Phys, Seoul 130701, South Korea
[4] Kyung Hee Univ, TFT LCD Natl Lab, Seoul 130701, South Korea
关键词
shallow trench isolation; inverse narrow-width effect; time-dependent dielectric breakdown;
D O I
暂无
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
Polysilicon stepped shallow trench isolation (PS-STI) using a Si3N4/Poly-Si/SiO2 stacked mask has been proposed for 0.14 mum and beyond. The PS-STT profile has a poly-Si step length and a protrusion in the trench sidewall after PS-STI etching. The poly-Si is oxidized to form a thin liner oxide, and then a small bird's beak is grown. The PS-STI process has some advantages for ULSI processing. Firstly, the oxide recess at the trench edge is prevented because of partial poly-Si oxidation during the liner oxidation; hence, the subthreshold kink of the shallow trench isolated metal oxide semiconductor field effect transistor (MOSFET) is successfully suppressed. Secondly, because of the increased active area due to the step length oxidation, the reduced contact resistance results in an increased drain current. Also, the PS-STI process successfully suppresses the inverse narrow-width effects and shows excellent time-dependent dielectric. breakdown results for the gate oxide integrity.
引用
收藏
页码:805 / 808
页数:4
相关论文
共 50 条
  • [21] Fill for shallow trench isolation CMP
    Kahng, Andrew B.
    Sharma, Puneet
    Zelikovsky, Alexander
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 829 - +
  • [22] Scaling of shallow trench isolation with stress control for 65nm node and beyond
    Kuroi, T
    Horita, K
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 548 - 553
  • [23] Total dose effects on the shallow-trench isolation leakage current characteristics in a 0.35 μm SiGe BiCMOS technology
    Niu, Guofu
    Mathew, Suraj J.
    Banerjee, Gaurab
    Cressler, John D.
    Clark, Steven D.
    Palmer, Michael J.
    Subbanna, Seshu
    IEEE Transactions on Nuclear Science, 1999, 46 (6 I): : 1841 - 1847
  • [24] Shallow trench isolation for sub-0.25-mu m IC technologies
    Nag, S
    Chatterjee, A
    SOLID STATE TECHNOLOGY, 1997, 40 (09) : 129 - &
  • [25] Gap-fill process of shallow trench isolation for 0.13 μm technologies
    Nishimura, H
    Takagi, S
    Fujino, M
    Nishi, N
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (5A): : 2886 - 2893
  • [26] Integration of unit processes in a shallow trench isolation module for a 0.25 μm complementary metal-oxide semiconductor technology
    Chatterjee, A
    Ali, I
    Joyner, K
    Mercer, D
    Kuehne, J
    Mason, M
    Esquivel, A
    Rogers, D
    O'Brien, S
    Mei, P
    Murtaza, S
    Kwok, SP
    Taylor, K
    Nag, S
    Hames, G
    Hanratty, M
    Marchman, H
    Ashburn, S
    Chen, IC
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1997, 15 (06): : 1936 - 1942
  • [27] A highly manufacturable corner rounding solution for 0.18μm shallow trench isolation
    Chang, CP
    Pai, CS
    Baumann, FH
    Liu, CT
    Rafferty, CS
    Pinto, MR
    Lloyd, EJ
    Bude, M
    Klemens, FP
    Miner, JF
    Cheung, KP
    Colonell, JI
    Lai, WYC
    Vaidya, H
    Hillenius, SJ
    Liu, RC
    Clemens, JT
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 661 - 664
  • [28] A shallow trench isolation using LOCOS edge for preventing corner effects for 0.25/0.18 mu m CMOS technologies and beyond
    Chatterjee, A
    Rogers, D
    McKee, J
    Ali, I
    Nag, S
    Chen, IC
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 829 - 832
  • [29] Shallow trench isolation stress modification by optimal shallow trench isolation process for sub-65-nm low power complementary metal oxide semiconductor technology
    Hu, Chan-Yuan
    Chen, Jone F.
    Chen, Shih-Chih
    Chang, Shoou-Jinn
    Wang, Shih-Ming
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2010, 28 (02): : 391 - 397
  • [30] Wafer Edge Shallow Trench Isolation Side Wall Defect Reduction on Advanced CMOS 0.13μm Technology at 0.18μm Equipment Platform
    Joo, Thung Beng
    Ibrahim, Kader
    Abd Manap, Nurulfajar
    Fauziyah, S.
    2016 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE) PROCEEDINGS, 2016, : 280 - 283