A high-speed 850-nm optical receiver front-end in 0.18-μm CMOS

被引:50
|
作者
Hermans, Carolien [1 ]
Steyaert, Michiel S. J. [1 ]
机构
[1] Katholieke Univ Leuven, ESAT MICAS Lab, B-3001 Louvain, Belgium
关键词
CMOS analog integrated circuits; optical receivers; output buffer; photodiode; post-amplifier; transimpedance amplifier;
D O I
10.1109/JSSC.2006.873855
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-speed optical interface circuit for 850-nm optical communication is presented. Photodetector, transimpedance amplifier (TIA); and post-amplifier are integrated in a standard 0.18-mu m 1.8-V CMOS technology. To eliminate the slow substrate carriers, a differential n-well diode topology is used. Device simulations clarify the speed advantage of the proposed diode topology compared to other topologies, but also demonstrate the speed-responsivity tradeoff. Due to the lower responsivity, a very sensitive transimpedance amplifier is needed. At 500 Mb/s, an input power of -8 dBm is sufficient to have a bit error rate of 3.10(-10). Next, the design of a broadband post-amplifier is discussed. The small-signal frequency dependent gain of the traditional and modified Cherry-Hooper stage is analyzed. To achieve broadband operation in the output buffer, so-called "f(T) doublers" are used. For a differential 10 mV(pp) 2(31)-1 pseudo random bit sequence, a bit error rate of 5 . 10(-12) at 3.5 Gb/s has been measured. At lower bit-rates, the bit error rate is even lower: a 1-Gb/s 10-mV(pp) input signal results in a bit error rate of 7 . 10(-14). The TIA consumes 17 mW while the post-amplifier circuit consumes 34 mW.
引用
收藏
页码:1606 / 1614
页数:9
相关论文
共 50 条
  • [41] An interference robust 0.18μm CMOS 3.1-8GHz receiver front-end for UWB radio
    Cusmai, G
    Brandolini, M
    Rossi, P
    Svelto, F
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 157 - 160
  • [42] Design of 10 GHz CMOS Optoelectronic Receiver Analog Front-End in Low-Cost 0.18 μm CMOS Technology
    Chen, Xiangyu
    Takahashi, Yasuhuiro
    2019 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2019,
  • [43] A CMOS high-speed front-end for cluster counting techniques in ionization detectors
    Baschirotto, A.
    D'Amico, S.
    De Matteis, M.
    Grancagnolo, F.
    Panareo, M.
    Perrino, K.
    Chiodini, G.
    Tassielli, G.
    2007 2ND INTERNATIONAL WORKSHOP ON ADVANCES IN SENSORS AND INTERFACE, 2007, : 136 - +
  • [44] A high-speed and low-power voltage controlled oscillator in 0.18-μm CMOS process
    Oskooei, Mostafa Savadi
    Afzali-Kusha, Ali
    Atarodi, S. M.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 933 - +
  • [45] A High-Speed and Low-power Up/down Counter in 0.18-μm CMOS Technology
    Zhang, Tangbiao
    Hu, QingSheng
    2012 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2012), 2012,
  • [46] Impact of photon lifetime on thermal rollover in 850-nm high-speed VCSELs
    Baveja, Prashant P.
    Kogel, Benjamin
    Westbergh, Petter
    Gustavsson, Johan S.
    Haglund, Asa
    Maywar, Drew N.
    Agrawal, Govind P.
    Larsson, Anders
    VERTICAL-CAVITY SURFACE-EMITTING LASERS XVI, 2012, 8276
  • [47] Heat dissipation effect on modulation bandwidth of high-speed 850-nm VCSELs
    Guo, Xia
    Dong, Jian
    He, Xiaoying
    Hu, Shuai
    He, Yan
    Lv, Benshun
    Li, Chong
    JOURNAL OF APPLIED PHYSICS, 2017, 121 (13)
  • [48] Low power 0.18μm CMOS dual-band front-end
    Phansathitwong, Kittichai
    Sjoland, Henrik
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 81 - 84
  • [50] A 40 Gbit/s fully integrated optical receiver analog front-end in 90 nm CMOS
    XU ZhigangCHEN YingmeiWANG TaoCHEN XuehuiZHANG Li Institute of RF OEICsSoutheast UniversityNanjing China
    The Journal of China Universities of Posts and Telecommunications, 2012, 19 (01) : 124 - 128