Efficient Implementation of Punctured Parallel Finite Field Multipliers

被引:2
|
作者
Neumeier, Yaara [1 ]
Pesso, Yehoshua [1 ]
Keren, Osnat [1 ]
机构
[1] Bar Ilan Univ, Fac Engn, IL-52100 Ramat Gan, Israel
基金
以色列科学基金会;
关键词
Digital arithmetic; finite field multiplier; Galois field; multiplying circuit; HARDWARE IMPLEMENTATION; MASTROVITO MULTIPLIER;
D O I
10.1109/TCSI.2015.2451914
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Finite field multipliers are embedded in many applications. In some applications, e.g., in cryptographic primitives protected by security oriented codes, only r bits out of the m-bit product are required. In such cases, the circuit area can be significantly reduced by implementing a punctured finite field multiplier. This article deals with efficient implementation of multipliers. It is shown that the number of binary operations (equivalently, the number of gates) depends on both the chosen irreducible polynomial that defines the finite field and the indices of the r coordinates that are computed. Upper and lower bounds are presented on the implementation cost of punctured multipliers over a finite field defined by an irreducible trinomial, and a set of r coordinates that achieves the lower bound is itemized.
引用
收藏
页码:2260 / 2267
页数:8
相关论文
共 50 条
  • [31] Efficient finite field processor for GF(2163) and its VLSI implementation
    Ansari, Bijan
    Wu, Huapeng
    INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 1021 - +
  • [32] Reconfigurable implementation of bit-parallel multipliers over GF(2m) for two classes of finite fields
    Imaña, JL
    2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 287 - 290
  • [33] New low-complexity bit-parallel finite field multipliers using weakly dual bases
    Wu, HP
    Hasan, MA
    Blake, IF
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (11) : 1223 - 1234
  • [34] APPAs: fast and efficient approximate parallel prefix adders and multipliers
    Rashidi, Bahram
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (16): : 24269 - 24296
  • [35] On-line error detection for finite field multipliers
    Gossel, M
    Fenn, S
    Taylor, D
    1997 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1997, : 307 - 311
  • [36] Bit-Parallel Multipliers for Different Irreducible Polynomials in Finite Fields
    Yi, Haibo
    Li, Weijian
    Nie, Zhe
    PROCEEDINGS OF 2016 IEEE 7TH INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND SERVICE SCIENCE (ICSESS 2016), 2016, : 505 - 508
  • [37] Low complexity bit-parallel multipliers for a class of finite fields
    Wu, HP
    Hasan, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (08) : 883 - 887
  • [38] Efficient Implementation of Complex Multipliers on FPGAs Using DSP Slices
    Paz, Pedro
    Garrido, Mario
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2023, 95 (04): : 543 - 550
  • [39] Efficient Implementation of Complex Multipliers on FPGAs Using DSP Slices
    Pedro Paz
    Mario Garrido
    Journal of Signal Processing Systems, 2023, 95 : 543 - 550
  • [40] Fast implementation of Rainbow signatures via efficient arithmetic over a finite field
    Yi, Haibo
    Tang, Shaohua
    Chen, Huan
    Chen, Guomin
    Lecture Notes in Electrical Engineering, 2011, 98 : 89 - 96