A Computational Digital Pixel Sensor Featuring Block-Readout Architecture for On-Chip Image Processing

被引:19
|
作者
Ito, Kiyoto [1 ]
Tongprasit, Benjamas [1 ]
Shibata, Tadashi [2 ]
机构
[1] Univ Tokyo, Dept Frontier Informat, Tokyo 1138656, Japan
[2] Univ Tokyo, Sch Engn, Dept Elect Engn & Informat Technol, Tokyo 1138656, Japan
关键词
CMOS imager; computational image sensor; digital pixel sensor (DPS); rank-order filtering; ALGORITHM; ARRAY;
D O I
10.1109/TCSI.2008.926983
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a computational digital pixel sensor (DPS) equipped with an on-chip image-processing capability has been developed. In order to resolve the interconnection bottleneck between the sensor array and on-chip processing units, a new block-readout architecture has been proposed and implemented on the chip. The data from the sensor array are read out in a form of a pixel block compatible to kernel image processing, and they are processed in parallel by on-chip processing units. Such an architecture has enabled us to carry out an efficient kernel processing using a linear array of single-instruction-multiple-data processing units. In order to demonstrate the advantage of such an architecture, a rank-order filtering circuit has been implemented on the chip as a case study of the on-chip image processing. In this paper, a binary-search rank-order filtering algorithm has been implemented in a simple circuitry. A proof-of-concept chip having an array of 64x48 pixels was designed and fabricated using a 0.35-mu m CMOS technology, and the concept has been verified by the measurement of fabricated chips.
引用
收藏
页码:114 / 123
页数:10
相关论文
共 50 条
  • [41] A Computational CMOS Image Sensor Architecture Using In-Pixel PWM-SCI-Based MAC with Reconfigurable Kernel Size
    Li, Jiajun
    Luo, Yi
    Molavi, Reza
    Mirabbasi, Shahriar
    2024 22ND IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS 2024, 2024, : 198 - 202
  • [42] A CMOS vision system on-chip with multicore sensory processing architecture for image analysis above 1,000F/s
    Rodriguez-Vazquez, Angel
    Dominguez-Castro, Rafael
    Jimenez-Garrido, Francisco
    Morillas, Sergio
    SENSORS, CAMERAS, AND SYSTEMS FOR INDUSTRIAL/SCIENTIFIC APPLICATIONS XI, 2010, 7536
  • [43] A new digital-pixel architecture for CMOS image sensor with pixel-level ADC and pulse width modulation using a 0.18 μm CMOS technology
    Xu, C
    Shen, C
    Bermak, A
    Chan, M
    2003 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2003, : 265 - 268
  • [44] A 1K x 1K high dynamic range CMOS image sensor with on-chip programmable region-of-interest readout
    Schrey, O
    Huppertz, J
    Filimonovic, G
    Bussmann, A
    Brockherde, W
    Hosticka, BJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (07) : 911 - 915
  • [45] Statistical Analysis of the Random Telegraph Noise in a 1.1 μm Pixel, 8.3 MP CMOS Image Sensor Using On-Chip Time Constant Extraction Method
    Chao, Calvin Yi-Ping
    Tu, Honyih
    Wu, Thomas Meng-Hsiu
    Chou, Kuo-Yu
    Yeh, Shang-Fu
    Yin, Chin
    Lee, Chih-Lin
    SENSORS, 2017, 17 (12)
  • [46] A Real-Time Motion-Feature-Extraction Image Processor Employing Digital-Pixel-Sensor-Based Parallel Architecture
    Zhu, Hongbo
    Shibata, Tadashi
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1612 - 1615
  • [47] A 16x16-pixel retinal-prosthesis vision chip With in-pixel digital image processing in a frequency domain by use of a pulse-frequency-modulation photosensor
    Kagawa, K
    Furumiya, T
    Ng, DC
    Uehara, A
    Ohta, J
    Nunoshita, M
    SENSORS AND CAMERA SYSTEMS FOR SCIENTIFIC, INDUSTRIAL, AND DIGITAL PHOTOGRAPHY APPLICATIONS V, 2004, 5301 : 51 - 58
  • [48] Ultrahigh Framerate Vision Chip Featuring Central-Based Edge Detection Processed by All-Digital In-Imager Global-Parallel Processing Architecture
    Wang, Ruizhi
    Liang, Yaogan
    Takamiya, Makoto
    IEICE ELECTRONICS EXPRESS, 2024, 21 (05):
  • [49] An 80 x 25 Pixel CMOS Single-Photon Range Image Sensor with a Flexible On-Chip Time Gating Topology for Solid State 3D Scanning
    Ruokamo, Henna
    Hallman, Lauri
    Rapakko, Harri
    Kostamovaara, Juha
    ESSCIRC 2017 - 43RD IEEE EUROPEAN SOLID STATE CIRCUITS CONFERENCE, 2017, : 59 - 62
  • [50] Dual-Tap Computational Photography Image Sensor With Per-Pixel Pipelined Digital Memory for Intra-Frame Coded Multi-Exposure
    Sarhangnejad, Navid
    Katic, Nikola
    Xia, Zhengfan
    Wei, Mian
    Gusev, Nikita
    Dutta, Gairik
    Gulve, Rahul
    Li, Peter Zhi Xuan
    Ke, Hui Feng
    Haim, Harel
    Moreno-Garcia, Manuel
    Stoppa, David
    Kutulakos, Kiriakos N.
    Genov, Roman
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (11) : 3191 - 3202