Effects of coercive voltage and charge injection on memory windows of metal-ferroelectric-semiconductor and metal-ferroelectric-insulator-semiconductor gate structures

被引:77
|
作者
Lee, SK
Kim, YT
Kim, SI
Lee, CE
机构
[1] Korea Inst Sci & Technol, Semicond Devices Lab, Seoul 130650, South Korea
[2] Korea Univ, Dept Phys, Seoul 136701, South Korea
关键词
D O I
10.1063/1.1467629
中图分类号
O59 [应用物理学];
学科分类号
摘要
We have prepared Pt/SrBi2Ta2O9 (SBT)/Si metal-ferroelectric-semiconductor (MFS) and Pt/SBT/Y2O3/Si metal-ferroelectric-insulator-semiconductor (MFIS) ferroelectric gate structures and investigated the changes in memory window with different thickness of SBT and Y2O3 in the MFS and MFIS. As a result, it is found that the memory window increases with increasing thickness of SBT and decreasing thickness of Y2O3. The experimental and theoretical analysis reveals that the memory window equals to the difference between the effective coercive voltage (2V(c)) applied to the ferroelectric film and the flat band voltage shift due to charge injection (V-ci). Increasing the thickness of SBT, the 2V(c) seems to be saturated at higher voltage, whereas the V-ci starts to increase exponentially at the higher gate voltage. In contrast, the V-ci decreases with decreasing thickness of Y2O3, resulting in the enhancement of the memory window due to the reduction of charge injection. (C) 2002 American Institute of Physics.
引用
收藏
页码:9303 / 9307
页数:5
相关论文
共 50 条
  • [31] Interface effects on the characteristics of metal-ferroelectric-insulator-semiconductor field-effect transistor
    Sun, Jing
    Zheng, Xue Jun
    Cao, Juan
    Li, Wen
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2011, 26 (09)
  • [32] Effect of stress interruption on TDDB lifetime during constant voltage stressing in metal-ferroelectric-insulator-semiconductor ferroelectric devices
    Tan, Tiang Teck
    Wu, Tian-Li
    Liu, Hsien-Yang
    Yu, Cheng-Yu
    Shubhakar, Kalya
    Raghavan, Nagarajan
    Pey, Kin Leong
    MICROELECTRONICS RELIABILITY, 2025, 165
  • [33] Artificial neural network models for metal-ferroelectric-insulator-semiconductor ferroelectric tunnel junction memristor
    Li, Tiancheng
    Li, Erping
    Duan, Huali
    Chu, Zhufei
    Wang, Jian
    Chen, Wenchao
    MICROELECTRONICS JOURNAL, 2024, 144
  • [34] Modeling of metal-ferroelectric-insulator-semiconductor structures based on Langmuir-Blodgett copolymer films
    Reece, Timothy J.
    Ducharme, Stephen
    JOURNAL OF APPLIED PHYSICS, 2009, 106 (12)
  • [35] An improvement in C-V characteristics of metal-ferroelectric-insulator-semiconductor structure for ferroelectric gate FET memory using a silicon nitride buffer layer
    Sugiyama, H
    Nakaiso, T
    Adachi, Y
    Noda, M
    Okuyama, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2000, 39 (4B): : 2131 - 2135
  • [36] A model for the C-V characteristics of the metal-ferroelectric-insulator-semiconductor structure
    Zhang, Jun Jie
    Sun, Jing
    Zheng, Xue Jun
    SOLID-STATE ELECTRONICS, 2009, 53 (02) : 170 - 175
  • [37] Modeling of metal-ferroelectric-semiconductor field effect transistors
    Macleod, TC
    Ho, FD
    INTEGRATED FERROELECTRICS, 1998, 21 (1-4) : 127 - 143
  • [38] Modeling of a metal-ferroelectric-semiconductor field-effect transistor NAND gate
    Phillips, T. A.
    Macleod, T. C.
    Ho, F. D.
    FERROELECTRICS, 2006, 333 : 177 - 181
  • [39] Electrical and memory window properties of Sr0.8-xBaxBi2.2Ta2-yZryO9 ferroelectric gate in metal-ferroelectric-insulator-semiconductor structure
    M. S. Bozgeyik
    J. S. Cross
    H. Ishiwara
    K. Shinozaki
    Journal of Electroceramics, 2012, 28 : 158 - 164
  • [40] Electrical and memory window properties of Sr0.8-xBaxBi2.2Ta2-yZryO9 ferroelectric gate in metal-ferroelectric-insulator-semiconductor structure
    Bozgeyik, M. S.
    Cross, J. S.
    Ishiwara, H.
    Shinozaki, K.
    JOURNAL OF ELECTROCERAMICS, 2012, 28 (2-3) : 158 - 164