A Model for the Free (Top) Surface Deformation of Through-Silicon Vias

被引:0
|
作者
Udupa, Anirudh [1 ]
Subbarayan, Ganesh [1 ]
Koh, Cheng-kok [2 ]
机构
[1] Purdue Univ, Sch Mech Engn, W Lafayette, IN 47907 USA
[2] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
Copper Protrusion; Through Silicon Vias; 3D packages; Interfacial Debonding;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Analytical models of stress and deformxation of through-silicon vias (TSV), relative to numerical ones, have the advantage of being inexpensive to evaluate and in providing insight. They have the additional advantage of allowing one to embed them in ECAD tools for real time design decisions. Motivated by this reasoning, in this paper, an analytical model for the three-dimensional state of stress in a periodic array of TSVs is developed. The model accounts for the onset of plasticity in the copper via and predicts the out-of-plane protrusion that occurs in the via due to differential thermal expansion with the surrounding Si matrix. Excessive out-of-plane deformation of the top surface of the via has the potential to induce fracture causing stress in the brittle dielectric layers that lie above the via. The predictions of the model are consistent with experimentally determined values reported in the literature. The process and design parameters that are critical to limiting the extent of protrusion are identified, and these in turn are used to develop design guidelines.
引用
收藏
页码:616 / 620
页数:5
相关论文
共 50 条
  • [1] A Rigorous Model for Through-Silicon Vias With Ohmic Contact in Silicon Interposer
    Yang, De-Cao
    Xie, Jianyong
    Swaminathan, Madhavan
    Wei, Xing-Chang
    Li, Er-Ping
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2013, 23 (08) : 385 - 387
  • [2] Tutorial on forming through-silicon vias
    Burkett, Susan L.
    Jordan, Matthew B.
    Schmitt, Rebecca P.
    Menk, Lyle A.
    Hollowell, Andrew E.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 2020, 38 (03):
  • [3] An Analytical Capacitance Model for Through-Silicon Vias in Floating Silicon Substrate
    Weerasekera, Roshan
    Katti, Guruprasad
    Dutta, Rahul
    Zhang, Songbai
    Chang, Ka Fai
    Zhou, Jun
    Bhattacharya, Surya
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1182 - 1188
  • [4] Process integration for through-silicon vias
    Spiesshoefer, S
    Rahman, Z
    Vangara, G
    Polamreddy, S
    Burkett, S
    Schaper, L
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 2005, 23 (04): : 824 - 829
  • [5] Analytical Heat Transfer Model for Thermal Through-Silicon Vias
    Xu, Hu
    Pavlidis, Vasilis F.
    De Micheli, Giovanni
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 491 - 496
  • [6] The Effect of Thermal Prestress on the Deformation of Micromirror Chip Embedded with Through-Silicon Vias
    Yeh, Meng-Kao
    Lu, Chun-Lin
    FRACTURE AND STRENGTH OF SOLIDS VII, PTS 1 AND 2, 2011, 462-463 : 563 - 568
  • [7] Test Structures for Characterization of Through-Silicon Vias
    Stucchi, Michele
    Perry, Daniel
    Katti, Guruprasad
    Dehaene, Wim
    Velenis, Dimitrios
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2012, 25 (03) : 355 - 364
  • [8] Air-Gap Through-Silicon Vias
    Huang, Cui
    Chen, Qianwen
    Wang, Zheyao
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (03) : 441 - 443
  • [9] Through-Silicon Vias: Drivers, Performance, and Innovations
    Thadesar, Paragkumar A.
    Gu, Xiaoxiong
    Alapati, Ramakanth
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (07): : 1009 - 1019
  • [10] Towards Ultrasonic Through-Silicon Vias (UTSV)
    Kuo, Justin
    Hoople, Jason
    Ardanuc, Serhan
    Lal, Amit
    2014 IEEE INTERNATIONAL ULTRASONICS SYMPOSIUM (IUS), 2014, : 483 - 486