High performance compact energy efficient error tolerant adders and multipliers for 16-bit image processing applications

被引:17
|
作者
Jothin, R. [1 ]
Mohamed, M. Peer [2 ]
Vasanthanayaki, C. [3 ]
机构
[1] Infant Jesus Coll Engn, Dept Elect & Commun Engn, Thoothukudi, Tamil Nadu, India
[2] Anna Univ, Chennai, Tamil Nadu, India
[3] Govt Coll Engn, Dept Elect & Commun Engn, Salem, Tamil Nadu, India
关键词
Compact; Energy; Efficiency; CEETA; SAFA2E; PSNR; ASIC; VLSI; SAFA1E; AC; HIGH-SPEED; APPROXIMATE; DESIGN; POWER;
D O I
10.1016/j.micpro.2020.103237
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Compact design is an extremely important criterion in the recent development error tolerant applications based on the high performance processor core. The performance of the processor core depends upon the data processing sub-system architectures. Area, delay and power reduction in the cost of accuracy have become the critical requirement of high quantity data computing Very Large Scale Integration (VLSI) architectures. In this paper, we proposed Compact Energy efficient Error Tolerant Adders (CEETAs) which have efficient design metrics for data intensive applications. To achieve area and energy efficiency, Simplified gate level Approximate Full Adders (SAFAs) are proposed in the inaccurate part of the CEETA and CEETA1 designs. The simulation result shows that the proposed SAFAs based CEETA1 adder exhibits low power consumption, less Power-Delay Product (PDP), less Area-Delay Product (ADP) and it offers a savings of 51.63%, 43.87%, 48.57%, 36.52%, 36.84%, 15.72%, 18.18% area than the conventional CSLA, SAET-CSLA, ETCSLA, HSETA, HSSSA, HPETA-I, HPETA-II, respectively. Further, the Simplified Approximate Full Adders (SAFA1E and SAFA2E), 4-2 Approximate Compressor (AC) modules based High Performance Error Tolerant Multipliers (HPETMs) are proposed for error tolerant applications. To achieve energy and area efficiency with high speed for the high quantity digital data computation, the propagation delay and the gate count reduction on the carry generation path are proposed in the SAFA and AC designs. The proposed HPETM1 has a significant amount of power and area savings and it exhibits 24.95%, 29.87%, 30.41%, 31.79%, 31.68%, 33.87%, and 35.58% lesser delay than the existing AM1, AM2, SSM, ACM1, ACM2, ACM3 and CDM respectively.
引用
收藏
页数:11
相关论文
共 33 条
  • [31] High-performance and low-energy approximate full adder design for error-resilient image processing
    Shahrokhi, Seyed Hossein
    Hosseinzadeh, Mehdi
    Reshadi, Midia
    Gorgin, Saeid
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (06) : 1059 - 1079
  • [32] Spatz: A Compact Vector Processing Unit for High-Performance and Energy-Efficient Shared-L1 Clusters
    Cavalcante, Matheus
    Wüthrich, Domenic
    Perotti, Matteo
    Riedel, Samuel
    Benini, Luca
    2022 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2022,
  • [33] 3D heterogeneous integration of high performance high-K metal gate GaN NMOS and Si PMOS transistors on 300mm high-resistivity Si substrate for energy-efficient and compact power delivery, RF (5G and beyond) and SoC applications
    Then, Han Wui
    Dasgupta, S.
    Radosavljevic, M.
    Agababov, P.
    Ban, I.
    Bristol, R.
    Chandhok, M.
    Chouksey, S.
    Holybee, B.
    Huang, C. Y.
    Krist, B.
    Jun, K.
    Lin, K.
    Nidhi, N.
    Michaelos, T.
    Mueller, B.
    Paul, R.
    Peck, J.
    Rachmady, W.
    Staines, D.
    Talukdar, T.
    Thomas, N.
    Tronic, T.
    Fischer, P.
    Hafez, Walid
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,