A new technique for jointly optimizing gate sizing and supply voltage in ultra-low energy circuits

被引:4
|
作者
Hanson, Scott [1 ]
Sylvester, Dennis [1 ]
Blaauw, David [1 ]
机构
[1] Univ Michigan, Ann Arbor, MI 48109 USA
来源
ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN | 2006年
关键词
subthreshold circuits; gate sizing; voltage scaling;
D O I
10.1109/LPE.2006.4271861
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Mobile applications with battery lifetimes on the order of thousands of days have placed stringent energy requirements on circuits. In this paper, we propose a new energy optimization technique for ultra-low energy circuits operating in the subthreshold regime. Our technique uses simultaneous gate sizing and supply voltage scaling to reduce energy. We demonstrate the effectiveness of our technique on benchmark circuits and offer insight on the roles of the timing distribution and wire capacitance in determining the achievable energy reductions.
引用
收藏
页码:338 / 341
页数:4
相关论文
共 50 条
  • [1] Reduction of IPs Energy Consumption with Ultra-Low Voltage Supply
    Abouzeid, Fady
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [2] Ultra-Low Power and Ultra-Low Voltage Devices and Circuits for IoT Applications
    Hiramoto, T.
    Takeuchi, K.
    Mizutani, T.
    Ueda, A.
    Saraya, T.
    Kobayashi, M.
    Yamamoto, Y.
    Makiyama, H.
    Yamashita, T.
    Oda, H.
    Kamohara, S.
    Sugii, N.
    Yamaguchi, Y.
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 146 - 147
  • [3] Ultra-low voltage analog integrated circuits
    Chatterjee, Shouri
    Tsividis, Yannis
    Kinget, Peter
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (06): : 673 - 680
  • [4] Ultra-Low Voltage CMOS Logic Circuits
    Melek, Luiz A. P.
    Schneider, Marcio C.
    Galup-Montoro, Carlos
    PROCEEDINGS OF THE 2014 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA), 2014, : 1 - 7
  • [5] Low power operation using self-timed circuits and ultra-low supply voltage
    Kuang, W
    Yuan, JS
    ICM 2002: 14TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2002, : 185 - 188
  • [6] Temperature-adaptive energy reduction for ultra-low power-supply-voltage subthreshold logic circuits
    Kumar, Ranjith
    Kursun, Volkan
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1280 - 1283
  • [7] Analysis of Delay Time in Subthreshold CMOS Circuits Operating at Ultra-Low Supply Voltage
    Jung, Seung-Min
    Saraya, Takuya
    Hiramoto, Toshiro
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [8] Voltage References for Ultra-Low Supply Voltages
    Kinget, P.
    Vezyrtzis, C.
    Chiang, E.
    Hung, B.
    Li, T. L.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 715 - +
  • [9] Design of Ultra-Low Voltage/Power Circuits and Systems
    Lanuzza, Marco
    De Rose, Raffaele
    Strangio, Sebastiano
    ELECTRONICS, 2022, 11 (04)
  • [10] Design Techniques for Ultra-Low Voltage Comparator Circuits
    Wang, Yao
    Wang, Haibo
    Wen, Guangjun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (01)