Adiabatic logic-based strong ARM comparator for ultra-low power applications

被引:2
|
作者
Kumar, Dinesh [1 ]
Kumar, Manoj [1 ]
机构
[1] GGSIP Univ, USIC&T, New Delhi, India
关键词
Comparator circuits - Computation theory - Printed circuit boards - Computer circuits - Electric losses - Comparators (optical) - VLSI circuits - Integrated circuit design;
D O I
10.1007/s00542-020-05196-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the field of low power VLSI, the charge recovery property of adiabatic logic has been liked by the VLSI researchers. And this stimulates the research of various charge recovery techniques for low power computation. The applications of adiabatic logic in digital circuits are well understood, whereas mixed signals and analog circuits are yet to be explored. In this work, the author presents a wave shaping diode-based adiabatic logic (WSDAL) driven strong ARM comparator. The proposed ARM comparator consumes a power of 0.46 mu W as compared to 14.41 mu W and 8.77 mu W as that of traditional strong ARM and adiabatic driven strong ARM, respectively. The reduction in power dissipation is achieved by three ways, (1) the proposed design consists of WSDAL based invertor for SR latch inputs that reduces the power dissipation up to a great extent by charge recycling through PCb (power clock bar). (2) The magnitude of PCb is half as that of PC (power clock), which reduces the node voltage difference and ultimately reduces the power dissipation, (3) the leakage and short circuit components of current get reduced utilizing PC as a sinusoidal supply. The proposed design also shows better thermal stability with varying temperature conditions.
引用
收藏
页码:929 / 936
页数:8
相关论文
共 50 条
  • [31] Low power adiabatic logic based on FinFETs
    Liao Nan
    Cui XiaoXin
    Liao Kai
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (02) : 1 - 13
  • [32] An ultra-low power successive approximation A/D converter with time–domain comparator
    Andrea Agnes
    Edoardo Bonizzoni
    Piero Malcovati
    Franco Maloberti
    Analog Integrated Circuits and Signal Processing, 2010, 64 : 183 - 190
  • [33] A 40 nW 32.7 kHz CMOS Relaxation Oscillator with Comparator Offset Cancellation for Ultra-Low Power applications
    Medeiros, William Teles
    Klimach, Hamilton
    Bampi, Sergio
    2020 IEEE 11TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2020,
  • [34] Modified SR Latch in Dynamic Comparator for Ultra-low Power SAR ADC
    Sharuddin, Iffa
    Lee, L.
    2015 IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2015, : 151 - 154
  • [35] Reliable and ultra-low power approach for designing of logic circuits
    Ul Haq, Shams
    Sharma, Vijay Kumar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 119 (01) : 85 - 95
  • [36] Subthreshold pass transistor logic for ultra-low power operation
    Moalemi, Vahid
    Afzali-Kusha, Ali
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 490 - +
  • [37] Reliable and ultra-low power approach for designing of logic circuits
    Shams Ul Haq
    Vijay Kumar Sharma
    Analog Integrated Circuits and Signal Processing, 2024, 119 : 85 - 95
  • [38] Ultra-low power pass-transistor-logic-based delay line design for sub-threshold applications
    Tadros, R. N.
    Dasari, N.
    Beerel, P. A.
    ELECTRONICS LETTERS, 2016, 52 (23) : 1910 - 1912
  • [39] An Ultra-Low Power CMOS LNA for WPAN Applications
    Liu, Hang-Ji
    Zhang, Zhao-Feng
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (02) : 174 - 176
  • [40] Ultra-Low Power Receivers for IoT Applications: A Review
    Wentzloff, David D.
    Alghaihab, Abdullah
    Im, Jaeho
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,