A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits

被引:0
|
作者
Chen, Yen-Lung [1 ]
Ding, Yi-Ching [1 ]
Liao, Yu-Ching [1 ]
Chang, Hsin-Ju [1 ]
Liu, Chien-Nan Jimmy [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jung Li City, Taiwan
关键词
OPTIMIZATION; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Automatically retargeting analog designs to new technology is an efficient solution for reusing analog IPs. However, most of previous approaches focus on layout retargeting only. How to obtain the new device sizes for another technology is often not discussed. Simply scaling the device sizes may not reach the desired performance due to the non-ideal effects. Therefore, a layout-aware automatic sizing flow for retargeting analog circuits is proposed in this paper. Based on the layout template extracted from the original design, the layout-induced parasitic effects in new technology are also considered in the sizing flow. Since the possible performance degradation has been considered, no redesign cycles and reserved design margins are required in the proposed sizing flow, which significantly reduces the design overhead. As shown in the experimental results, the design retargeting can be finished in one second by using the proposed flow, which demonstrates the feasibility and efficiency of this approach.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Layout-aware Simulation of Soft Errors in sub-100 nm Integrated Circuits
    Balbekov, A.
    Gorbunov, M.
    Bobkov, S.
    INTERNATIONAL CONFERENCE ON MICRO- AND NANO-ELECTRONICS 2016, 2016, 10224
  • [22] Layout-aware Analog Synthesis Environment with Yield Consideration
    Chang, Hsin-Ju
    Chen, Yen-Lung
    Yeh, Conan
    Liu, Chien-Nan Jimmy
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 589 - 593
  • [23] Density-Uniformity-Aware Analog Layout Retargeting
    Shomalnasab, Gholamreza
    Zhang, Lihong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (10) : 1999 - 2012
  • [24] A Performance-Constrained Template-Based Layout Retargeting Algorithm for Analog Integrated Circuits
    Liu, Zheng
    Zhang, Lihong
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 289 - 294
  • [25] LAYGEN II-Automatic Layout Generation of Analog Integrated Circuits
    Martins, Ricardo
    Lourenco, Nuno
    Horta, Nuno
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (11) : 1641 - 1654
  • [26] Layout-aware gate-sizing and buffer insertion for low-power low-noise DSM circuits
    Mukherjee, A
    Sankaranarayan, R
    Dusety, KR
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 273 - 274
  • [27] Automatic analog layout retargeting for new processes and device sizes
    Jangkrajarng, N
    Bhattacharya, S
    Hartono, R
    Shi, CJR
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 704 - 707
  • [28] Layout-aware Delay Variation Optimization for CNTFET-based Circuits
    Beste, Matthias
    Kiamehr, Saman
    Tahoori, Mehdi B.
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 393 - 398
  • [29] Directly performance-constrained template-based layout retargeting and optimization for analog integrated circuits
    Zhang, Lihong
    Liu, Zheng
    INTEGRATION-THE VLSI JOURNAL, 2011, 44 (01) : 1 - 11
  • [30] Analog Retargeting Constraint Extraction based on Fundamental Circuits and Layout Regularity
    Zou, Xuncheng
    Nakatake, Shigetoshi
    2018 NEW GENERATION OF CAS (NGCAS), 2018, : 142 - 145