Fast Link-Disjoint Path Algorithm on Parallel Reconfigurable Processor DAPDNA-2

被引:0
|
作者
Kihara, Taku [1 ]
Shimizu, Sho [1 ]
Arakawa, Yutaka [1 ]
Yamanaka, Naoaki [1 ]
Shiba, Kosuke [1 ]
机构
[1] Keio Univ, Dept Informat & Comp Sci, Fac Sci & Technol, Kohoku Ku, Yokohama, Kanagawa 2238522, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes fast parallel link-disjoint path algorithm using dynamically reconfigurable processor and implements it on DAPDNA-2 (IPFlex Inc) which is newly structured. The conventional k-shortest path algorithm finds multiple link-disjoint paths between the source node and the destination node. When the network scale is large, the calculation time of k-shortest path algorithm increases rapidly. Moreover, in the worst case, k-shortest path algorithm can not find optimum link-disjoint path pair because this algorithm always finds the shortest path at first and removes those links from network. Our proposed algorithm collects all path information in the network and calculates optimum link-disjoint path pair (i.e. minimum cost link-disjoint path pair) at high speed by using parallel operation. Additionally, our proposed algorithm finds optimum link-disjoint path pair at a high rate in a limited of calculation time. The evaluation shows our proposed algorithm can decrease the calculation clock about 90%.
引用
收藏
页码:643 / 647
页数:5
相关论文
共 50 条
  • [31] A FAST ADAPTIVE CONVEX-HULL ALGORITHM ON 2-DIMENSIONAL PROCESSOR ARRAYS WITH A RECONFIGURABLE BUS SYSTEM
    OLARIU, S
    SCHWING, JL
    ZHANG, JY
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 1995, 10 (03): : 131 - 137
  • [32] Fast parallel algorithm for finding the kth longest path in a tree
    Shen, H
    ADVANCES IN PARALLEL AND DISTRIBUTED COMPUTING - PROCEEDINGS, 1997, : 164 - 169
  • [33] An optimal and processor efficient parallel sorting algorithm on a linear array with a reconfigurable pipelined bus system
    He, Min
    Wu, Xiaolong
    Zheng, Si Qing
    COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (06) : 951 - 965
  • [34] Fast and processor efficient parallel matrix multiplication algorithms on a linear array with a reconfigurable pipelined bus system
    Li, KQ
    Pan, Y
    Zheng, SQ
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1998, 9 (08) : 705 - 720
  • [35] Fast and processor efficient parallel matrix multiplication algorithms on a linear array with a reconfigurable pipelined bus system
    State Univ of New York, New Paltz, United States
    IEEE Trans Parallel Distrib Syst, 8 (705-720):
  • [36] Reconfigurable Hyper-Parallel Fast Fourier Transform Processor Based on Bit-Serial Computing
    Wu, Tingyong
    Wang, Yuxin
    Li, Fuqiang
    IEEE ACCESS, 2023, 11 : 74517 - 74532
  • [37] A Highly Parallel FPGA Implementation of a 2D-Clustering Algorithm for the ATLAS Fast TracKer (FTK) Processor
    Kimura, N.
    Annovi, A.
    Beretta, M.
    Gatta, M.
    Gkaitatzis, S.
    Iizawa, T.
    Kordas, K.
    Korikawa, T.
    Nikolaidis, S.
    Petridou, C.
    Sotiropoulou, C. -L.
    Yorita, K.
    Volpi, G.
    2014 19TH IEEE-NPSS REAL TIME CONFERENCE (RT), 2014,
  • [38] Fast and efficient parallel sorting algorithm on reconfigurable computational model with wide bus network
    Chen, Hongjian
    Chen, Ling
    Luo, Jiaqi
    Jisuanji Gongcheng/Computer Engineering, 2005, 31 (06): : 36 - 39
  • [39] A Fast Algorithm for the Path 2-Packing Problem
    Babenko, Maxim A.
    THEORY OF COMPUTING SYSTEMS, 2010, 46 (01) : 59 - 79
  • [40] A Fast Algorithm for the Path 2-Packing Problem
    Maxim A. Babenko
    Theory of Computing Systems, 2010, 46 : 59 - 79