Fast Link-Disjoint Path Algorithm on Parallel Reconfigurable Processor DAPDNA-2

被引:0
|
作者
Kihara, Taku [1 ]
Shimizu, Sho [1 ]
Arakawa, Yutaka [1 ]
Yamanaka, Naoaki [1 ]
Shiba, Kosuke [1 ]
机构
[1] Keio Univ, Dept Informat & Comp Sci, Fac Sci & Technol, Kohoku Ku, Yokohama, Kanagawa 2238522, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes fast parallel link-disjoint path algorithm using dynamically reconfigurable processor and implements it on DAPDNA-2 (IPFlex Inc) which is newly structured. The conventional k-shortest path algorithm finds multiple link-disjoint paths between the source node and the destination node. When the network scale is large, the calculation time of k-shortest path algorithm increases rapidly. Moreover, in the worst case, k-shortest path algorithm can not find optimum link-disjoint path pair because this algorithm always finds the shortest path at first and removes those links from network. Our proposed algorithm collects all path information in the network and calculates optimum link-disjoint path pair (i.e. minimum cost link-disjoint path pair) at high speed by using parallel operation. Additionally, our proposed algorithm finds optimum link-disjoint path pair at a high rate in a limited of calculation time. The evaluation shows our proposed algorithm can decrease the calculation clock about 90%.
引用
收藏
页码:643 / 647
页数:5
相关论文
共 50 条
  • [1] New parallel shortest path searching algorithm based on dynamically reconfigurable processor DAPDNA-2
    Ishikawa, Hiroyuki
    Shimizu, Sho
    Arakawa, Yutaka
    Yamanaka, Naoaki
    Shiba, Kosuke
    2007 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-14, 2007, : 1997 - +
  • [2] Implementation of dynamically reconfigurable processor DAPDNA-2
    Sato, T
    Watanabe, H
    Shiba, K
    2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, : 323 - 324
  • [3] Fast Replica Allocation Method by Parallel Calculation on DAPDNA-2
    Ishikawa, Hiroyuki
    Shimizu, Sho
    Arakawa, Yutaka
    Yamanaka, Naoaki
    Shiba, Kosuke
    2008 14TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS, (APCC), VOLS 1 AND 2, 2008, : 47 - +
  • [4] A link-disjoint subcube for processor allocation in hypercube computers
    Kim, JU
    Shim, KH
    Park, KH
    PARALLEL COMPUTING, 1997, 22 (12) : 1579 - 1595
  • [5] Link-Disjoint QoS Routing Algorithm
    Cheng Xiao-mei
    Wang Sheng
    Wang Xiong
    Liao Dan
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 382 - 386
  • [6] A link-disjoint submesh for processor allocation in mesh computers
    Shim, KH
    Jung, SH
    Park, KH
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1997, E80D (12) : 1155 - 1165
  • [7] A Novel Traffic Engineering Method using On-Chip Diorama Network on Dynamically Reconfigurable Processor DAPDNA-2
    Gao, Shan
    Kihara, Taku
    Shimizu, Sho
    Arakawa, Yutaka
    Yamanaka, Naoaki
    Watanabe, Akifumi
    HPSR: 2009 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE SWITCHING AND ROUTING, 2009, : 56 - +
  • [8] Link-disjoint routing algorithm under multiple additive QoS constraints
    Xiong, Ke
    Qiu, Zheng-Ding
    Zhang, Yu
    Zhang, Hong-Ke
    Tongxin Xuebao/Journal on Communications, 2010, 31 (06): : 127 - 135
  • [9] Toggling dual label: an exact algorithm for finding the optimal pair of link-disjoint paths in path protection
    Liew, Soung-Yue
    Gan, Ming-Lee
    TELECOMMUNICATION SYSTEMS, 2016, 61 (03) : 451 - 469
  • [10] Effective algorithms for finding optimum pairs of link-disjoint paths in α+1 path protection
    Gan, Ming-Lee
    Liew, Soung-Yue
    TELECOMMUNICATION SYSTEMS, 2013, 52 (02) : 783 - 797