New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design

被引:25
|
作者
Eo, Y [1 ]
Eisenstadt, WR
Jeong, JY
Kwon, OK
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[2] Univ Suwon, Dept Elect Engn, Whasung Gun, South Korea
[3] Hanyang Univ, Dept Elect Engn, Tokyo 134, Japan
来源
关键词
CMOS; integrated circuits; package; simultaneous switching noise; switching;
D O I
10.1109/6040.846649
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new simple but accurate simultaneous-switching-noise (SSN) model for complementary metal-oxide-semiconductor (CMOS) integrated circuit (IC) package design was developed. Since the model is based on the sub-micron metal-oxide-semiconductor (MOS) device model, it can fairly well predict the SSN for today's sub-micron based very large scale integration (VLSI) circuits, In order to derive the SSN model, the ground path current is determined by taking into account all the circuit components such as the transistor resistance, lead inductance, load capacitance, and oscillation frequency of the noise signal. Since the current slew rate is not constant during the device switching, a rigorous analysis to determine the current slew rate was performed. Then a new simple but accurate closed-form SSN model was developed by accurately determining current slew rate for SSN with the alpha-power-law of a sub-micron transistor drain current, The derived SSN model implicitly includes all the critical circuit performance and package parameters. The model is verified with the general-purpose circuit simulator, HSPICE, The model shows an excellent agreement with simulation even in the worst case (i.e,, within a 10% margin of error but normally within a 5% margin of error). A package design methodology is presented by using the developed model.
引用
收藏
页码:303 / 312
页数:10
相关论文
共 50 条
  • [41] HIGH-DENSITY PACKAGING TECHNIQUE FOR HIGH-SPEED MILITARY COMPUTERS
    TOLLEY, GE
    TIPTON, RW
    IEEE SPECTRUM, 1965, 2 (03) : 82 - &
  • [42] Quilt packaging: High-density, high-speed interchip communications
    Bernstein, Gary H.
    Liu, Qing
    Yan, Minjun
    Sun, Zhuowen
    Kopp, David
    Porod, Wolfgang
    Snider, Greg
    Fay, Patrick
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (04): : 731 - 740
  • [43] HIGH-DENSITY MASK ROM WITH HIGH-SPEED PAGE MODE
    HOTTA, Y
    KURA, S
    OKADA, M
    TSUGITA, H
    SHARP TECHNICAL JOURNAL, 1993, (57): : 69 - 70
  • [44] DESIGNS MEET NEEDS OF HIGH-SPEED, HIGH-DENSITY SYSTEMS
    ORMOND, T
    EDN, 1990, 35 (14) : 50 - &
  • [45] HIGH-SPEED AND HIGH-DENSITY STATIC INDUCTION TRANSISTOR MEMORY
    NISHIZAWA, JI
    TAMAMUSHI, T
    MOCHIDA, Y
    NONAKA, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (05) : 622 - 634
  • [46] Analysis of Switching Voltage Regulator Noise Coupling to a High-Speed Signal
    Joo, Junho
    Singh, Soumya
    Seema, P. K.
    Hwang, Chulsoon
    Mutnury, Bhyrav
    Drewniak, James
    2022 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY & SIGNAL/POWER INTEGRITY, EMCSI, 2022, : 460 - 464
  • [47] Complementary spiral resonators for ultrawideband suppression of simultaneous switching noise in high-speed circuits
    Ghobadi, A. (amir.ghobadi.ee@gmail.com), 1600, Electromagnetics Academy (46):
  • [48] A NEW CR-DELAY CIRCUIT TECHNOLOGY FOR HIGH-DENSITY AND HIGH-SPEED DRAMS
    WATANABE, Y
    OHSAWA, T
    SAKURAI, K
    FURUYAMA, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (04) : 905 - 910
  • [49] SIMULTANEOUS SWITCHING NOISE ENABLER IN HIGH-SPEED BIOMEDICAL SYSTEMS BY INTEGRATED PLANE COUPLING
    Singh, Surender
    Agarwal, Ravinder
    Singh, V. R.
    INSTRUMENTATION SCIENCE & TECHNOLOGY, 2015, 43 (05) : 497 - 510
  • [50] Design considerations for a high-speed CMOS comparator
    Birru, D
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2000, 87 (04) : 437 - 443