Cosimulation-based power estimation for system-on-chip design

被引:23
|
作者
Lajolo, M [1 ]
Raghunathan, A
Dey, S
Lavagno, L
机构
[1] NEC USA Inc, C&C Res Labs, Princeton, NJ 08540 USA
[2] Univ Calif San Diego, La Jolla, CA 92093 USA
[3] Univ Udine, I-33100 Udine, Italy
关键词
hardware-software (HW-SW) codesign; low-power design; power estimation; system-on-chip (SoC) design;
D O I
10.1109/TVLSI.2002.1043328
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present efficient power estimation techniques for hardware-software (HW-SW) system-on-chip (SoC) designs. Our techniques are based on concurrent and synchronized execution of multiple power estimators that analyze different parts of the SoC (we refer to this as coestimation), driven by a system-level simulation master. We motivate the need for power coestimation, and demonstrate that performing independent power estimation for the various system components can lead to significant errors in the power estimates, especially for control-intensive and reactive-embedded systems. We observe that the computation time for performing power coestimation is dominated by: i) the requirement to analyze/ simulate some parts of the system at lower levels of abstraction in order to obtain accurate estimates of timing and switching activity information and ii) the need to communicate between and synchronize the various simulators. Thus, a naive implementation of power coestimation may be too inefficient to be used in an iterative design exploration framework. To address this issue, we present several acceleration (speed-up) techniques for power coestimation. The acceleration techniques are energy caching, software power macro-modeling, and statistical sampling. Our speed-up techniques reduce the workload of the power estimators for the individual SoC components, as well as their communication/synchronization overhead. Experimental results indicate that the use of the proposed acceleration techniques results in significant (8 x to 87 x) speed-ups in SOC power estimation time, with minimal impact on accuracy. We also show the utility of our coestimation tool to explore system-level power tradeoffs for a TCP/IP check-sum engine subsystem.
引用
收藏
页码:253 / 266
页数:14
相关论文
共 50 条
  • [11] System-on-Chip Design and Implementation
    Brackenbury, Linda E. M.
    Plana, Luis A.
    Pepper, Jeffrey
    IEEE TRANSACTIONS ON EDUCATION, 2010, 53 (02) : 272 - 281
  • [12] Gamification of System-on-Chip Design
    Hamalainen, Timo D.
    Salminen, Erno
    2014 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2014,
  • [13] System-on-chip design by proof-based refinement
    Dominique Cansell
    Dominique Méry
    Cyril Proch
    International Journal on Software Tools for Technology Transfer, 2009, 11 (3) : 217 - 238
  • [14] SMT-based Placement for System-on-Chip Design
    Pointner, Sebastian
    Wenzek, Sven
    Wille, Robert
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [15] Intrinsic Capacitance Extraction and Estimation for System-On-Chip Power Delivery Development
    Quek, Li Chuang
    Cheah, Bok Eng
    Lee, Wai Ling
    Sam, Weng Chong
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 388 - 391
  • [16] Integration of a power supply for system-on-chip
    Matsumoto, S
    Mino, M
    Yachi, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (02) : 276 - 282
  • [17] Low power system-on-chip FPAs
    Kozlowski, L
    Loose, M
    Joshi, A
    Vural, K
    Buchin, M
    INFRARED TECHNOLOGY AND APPLICATIONS XXV111, PTS 1 AND 2, 2003, 4820 : 525 - 534
  • [18] Design and CMOS Implementation of a Low Power System-on-chip Integrated Circuit
    Gu, Haolin
    Shan, Weiwei
    Yu, Yunfan
    Lu, Yinchao
    FRONTIERS OF MANUFACTURING AND DESIGN SCIENCE II, PTS 1-6, 2012, 121-126 : 755 - 759
  • [19] Imaging system-on-chip: Design and applications
    El Gamal, A
    2003 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2003, : 690 - 691
  • [20] Design and Analysis of Power Integrity in Deep Submicron System-on-Chip Circuits
    L.-R. Zheng
    H. Tenhunen
    Analog Integrated Circuits and Signal Processing, 2002, 30 : 15 - 29