Separate I-DDQ testing of signal and bias paths in CMOS ICs for defect diagnosis

被引:3
|
作者
Sachdev, M
机构
[1] Philips Research Lab, Eindhoven
关键词
deep sub-micron; diagnostics; I-DDQ testing; junction leakage current; subthreshold leakage current;
D O I
10.1007/BF02341824
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
I-DDQ testing uses an important property of CMOS ICs that in the steady state, the current consumption is very small. Therefore, a higher steady state current is an indicator of a probable process defect. Published literature gives ample evidence that elevation in the steady state current could be caused due to a variety of reasons besides process defects. As technology moves into deep sub-micron region, the increase in various transistor leakage currents have the potential of reducing the I-DDQ effectiveness. In this article, we propose the separation of VDD and VSS supplies for signal and bias paths so that various leakage current components are measured or computed. The methodology provides means for unambiguous I-DDQ testing, better defect diagnosis, and can be used for deep sub-micron I-DDQ testing.
引用
收藏
页码:203 / 214
页数:12
相关论文
共 49 条
  • [1] I-DDQ TEST AND DIAGNOSIS OF CMOS CIRCUITS
    ISERN, E
    FIGUERAS, J
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (04): : 60 - 67
  • [2] A novel built-in current sensor for I-DDQ testing of deep submicron CMOS ICs
    Athan, SP
    Landis, DL
    AlArian, SA
    14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 118 - 123
  • [3] Delta I-DDQ Testing of CMOS Data Converters
    Yellampalli, S.
    Srivastava, A.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2009, 4 (1-2): : 63 - 89
  • [4] Possibilities and limitations of I-DDQ Testing in submicron CMOS
    Figueras, J
    SECOND ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1997 PROCEEDINGS, 1997, : 174 - 185
  • [5] I-DDQ testing for submicron CMOS IC technology qualification
    Soden, JM
    IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1997, : 52 - 56
  • [6] I-DDQ testing experiments for various CMOS logic design structures
    Toukmaji, A
    Helms, R
    Makki, R
    Mikhail, W
    Toole, P
    VLSI DESIGN, 1997, 5 (03) : 253 - 271
  • [7] REDUCING THE CMOS RAM TEST COMPLEXITY WITH I-DDQ AND VOLTAGE TESTING
    SACHDEV, M
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 6 (02): : 191 - 202
  • [8] TEST-GENERATION FOR I-DDQ TESTING OF BRIDGING FAULTS IN CMOS CIRCUITS
    BOLLINGER, SW
    MIDKIFF, SF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (11) : 1413 - 1418
  • [9] I-DDQ detectable bridges in combinational CMOS circuits
    Isern, E
    Figueras, J
    VLSI DESIGN, 1997, 5 (03) : 241 - 252
  • [10] I-DDQ TESTING FINDS FURTHER FAULTS
    NOVELLINO, J
    ELECTRONIC DESIGN, 1995, 43 (18) : 77 - &