A DSP architecture for high-speed FFT in OFDM systems

被引:8
|
作者
Lee, J [1 ]
Lee, J [1 ]
Sunwoo, MH
Moh, S
Oh, S
机构
[1] ETRI, Comp Architecture Res Team, Taejon, South Korea
[2] Ajou Univ, Sch Elect Engn, Suwon 441749, South Korea
关键词
D O I
10.4218/etrij.02.0102.0007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents digital signal processor (DSP) instructions and their data processing unit (DPU) architecture for high-speed fast Fourier transforms (FFTs) in orthogonal frequency division multiplexing (OFDM) systems. The proposed instructions jointly perform new operation flows that are more efficient than the operation flow of the multiply and accumulate (MAC) instruction on which existing DSP chips heavily depend. We further propose a DPU architecture that fully supports the instructions and show that the architecture is two times faster than existing DSP chips for FFTs. We simulated the proposed model with a Verilog HDL, performed a logic synthesis using the 0.35 mum standard cell library, and then verified the functions thoroughly.
引用
收藏
页码:391 / 397
页数:7
相关论文
共 50 条
  • [1] A high-speed FFT processor for OFDM systems
    Son, BS
    Jo, BG
    Sunwoo, MH
    Kim, YS
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 281 - 284
  • [2] Design of new DSP instructions and their hardware architecture for high-speed FFT
    Lee, JS
    Sunwoo, MH
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 33 (03): : 247 - 254
  • [3] Design of new DSP iinstructions and their hardware architecture for high-speed FFT
    Lee, JS
    Jeon, YS
    Sunwoo, MH
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 80 - 90
  • [4] Design of New DSP Instructions and Their Hardware Architecture for High-Speed FFT
    Jae Sung Lee
    Myung H. Sunwoo
    Journal of VLSI signal processing systems for signal, image and video technology, 2003, 33 : 247 - 254
  • [5] A single chip, ultra high-speed FFT architecture
    Zhong, K
    Zhu, GX
    He, H
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 752 - 756
  • [6] A high-speed highly pipelined 2n-point FFT architecture for a dual OFDM processor
    Lin, H. -L.
    Lin, H.
    Chang, R. C.
    Chen, S. -W.
    Liao, C. -Y.
    Wu, C. -H.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 627 - 631
  • [7] High-speed CORDIC algorithm and architecture for DSP applications
    Kuhlmann, Martin
    Parhi, Keshab K.
    IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 1999, : 732 - 741
  • [8] PCB design of high-speed DSP systems
    Liu, FX
    Mo, B
    Yang, SX
    ISTM/2003: 5TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, CONFERENCE PROCEEDINGS, 2003, : 1977 - 1980
  • [9] High-speed assembly FFT implementation with memory reference reduction on DSP processors
    Tang, YY
    Wang, Y
    Chung, JG
    Song, S
    Lim, M
    ICECS 2004: 11th IEEE International Conference on Electronics, Circuits and Systems, 2004, : 547 - 550
  • [10] HIGH-SPEED FFT PROCESSOR
    ALI, ZM
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1978, 26 (05) : 690 - 696