Spin Transfer Torque (STT)-MRAM-Based Runtime Reconfiguration FPGA Circuit

被引:116
|
作者
Zhao, Weisheng [1 ,2 ]
Belhaire, Eric [1 ,2 ]
Chappert, Claude [1 ,2 ]
Mazoyer, Pascale [3 ]
机构
[1] Univ Paris 11, IEF, UMR 8622, F-91405 Orsay, France
[2] CNRS, F-91405 Orsay, France
[3] STMicroelectronics, F-38026 Grenoble, France
关键词
Design; Reliability; Security; Experimentation; Performance; MRAM; runtime reconfiguration (RTR); multicontext; low power; spin transfer torque (STT); System on Chip (SOC); FPGA; nonvolatile; architecture;
D O I
10.1145/1596543.1596548
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the minimum fabrication technology of CMOS transistor shrink down to 90nm or below, the high standby power has become one of the major critical issues for the SRAM-based FPGA circuit due to the increasing leakage currents in the configuration memory. The integration of MRAM in FPGA instead of SRAM is one of the most promising solutions to overcome this issue, because its non-volatility and high write/read speed allow to power down completely the logic blocks in "idle" states in the FPGA circuit. MRAM-based FPGA promises as well as some advanced reconfiguration methods such as runtime reconfiguration and multicontext configuration. However, the conventional MRAM technology based on field-induced magnetic switching (FIMS) writing approach consumes very high power, large circuit surface and produces high disturbance between memory cells. These drawbacks prevent FIMS-MRAM's further development in memory and logic circuit. Spin transfer torque (STT)-based MRAM is then evaluated to address these issues, some design techniques and novel computing architecture for FPGA logic circuits based on STT-MRAM technology are presented in this article. By using STMicroelectronics CMOS 90nm technology and a STT-MTJ spice model, some chip characteristic results as the programming latency and power have been calculated and simulated to demonstrate the expected performance of STT-MRAM based FPGA logic circuits.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] TAS-MRAM-Based Low-Power High-Speed Runtime Reconfiguration (RTR) FPGA
    Zhao, Weisheng
    Belhaire, Eric
    Chappert, Claude
    Dieny, Bernard
    Prenat, Guillaume
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2009, 2 (02)
  • [22] Design Methodologies for STT-MRAM (Spin-Torque Transfer Magnetic Random Access Memory) Sensing Circuits
    Kim, Jisu
    Song, Jee-Hwan
    Kang, Seung-Hyuk
    Yoon, Sei-Seung
    Jung, Seong-Ook
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (06): : 912 - 921
  • [23] A novel sensing algorithm for Spin-Transfer-Torque magnetic RAM (STT-MRAM) by utilizing dynamic reference
    Park, Yong-Sik
    Kil, Gyu-Hyun
    Song, Yun-Heub
    IEICE ELECTRONICS EXPRESS, 2012, 9 (03): : 153 - 159
  • [24] Magnetic immunity of spin-transfer-torque MRAM
    Srivastava, S.
    Sivabalan, K.
    Kwon, J. H.
    Yamane, K.
    Yang, H.
    Chung, N. L.
    Ding, J.
    Teo, Kie Leong
    Lee, Kangho
    Yang, Hyunsoo
    APPLIED PHYSICS LETTERS, 2019, 114 (17)
  • [25] A survey of in-spin transfer torque MRAM computing
    Cai, Hao
    Liu, Bo
    Chen, Juntong
    Naviner, Lirida
    Zhou, Yongliang
    Wang, Zhen
    Yang, Jun
    SCIENCE CHINA-INFORMATION SCIENCES, 2021, 64 (06)
  • [26] A survey of in-spin transfer torque MRAM computing
    Hao CAI
    Bo LIU
    Juntong CHEN
    Lirida NAVINER
    Yongliang ZHOU
    Zhen WANG
    Jun YANG
    ScienceChina(InformationSciences), 2021, 64 (06) : 30 - 44
  • [27] Low-Current Spin Transfer Torque MRAM
    Worledge, D.
    Annunziata, A. J.
    Brown, S.
    Chen, W.
    Harms, J.
    Hu, G.
    Kim, Y.
    Kothandaraman, C.
    Lauer, G.
    Lee, J.
    Liu, L.
    Murthy, S.
    Nowak, J.
    O'Sullivan, E.
    Park, J.
    Robertazzi, R.
    Sun, J. Z.
    Trouilloud, P.
    2015 IEEE MAGNETICS CONFERENCE (INTERMAG), 2015,
  • [28] Low-Current Spin Transfer Torque MRAM
    Hu, G.
    Nowak, J. J.
    Lauer, G.
    Lee, J. H.
    Sun, J. Z.
    Harms, J.
    Annunziata, A.
    Brown, S.
    Chen, W.
    Kim, Y. H.
    Marchack, N.
    Murthy, S.
    Kothandaraman, C.
    O'Sullivan, E. J.
    Park, J. H.
    Reuter, M.
    Robertazzi, R. P.
    Trouilloud, P. L.
    Zhu, Y.
    Worledge, D. C.
    2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2017,
  • [29] Low-Current Spin Transfer Torque MRAM
    Hu, G.
    Nowak, J. J.
    Lauer, G.
    Lee, J. H.
    Sun, J. Z.
    Harms, J.
    Annunziata, A.
    Brown, S.
    Chen, W.
    Kim, Y. H.
    Marchack, N.
    Murthy, S.
    Kothandaraman, C.
    O'Sullivan, E. J.
    Park, J. H.
    Reuter, M.
    Robertazzi, R. P.
    Trouilloud, P. L.
    Zhu, Y.
    Worledge, D. C.
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [30] A survey of in-spin transfer torque MRAM computing
    Hao Cai
    Bo Liu
    Juntong Chen
    Lirida Naviner
    Yongliang Zhou
    Zhen Wang
    Jun Yang
    Science China Information Sciences, 2021, 64