Failure Mechanism of Avalanche Condition for 1200-V Double Trench SiC MOSFET

被引:25
|
作者
Li, Xuan [1 ]
Tong, Xing [2 ]
Hu, Rui [1 ]
Wen, Yi [1 ]
Zhu, Hao [1 ]
Deng, Xiaochuan [1 ,3 ]
Sun, Yongkui [4 ]
Chen, Wanjun [1 ]
Bai, Song [2 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Film & Integrated Device, Chengdu 610054, Peoples R China
[2] Nanjing Elect Device Inst, State Key Lab Wide Bandgap Semicond Power Elect D, Nanjing 100048, Peoples R China
[3] Univ Elect Sci & Technol China, Inst Elect & Informat Engn Guangdong, Dongguan 52380, Peoples R China
[4] Southwest Jiaotong Univ, Sch Elect Engn, Chengdu 610031, Peoples R China
基金
中国国家自然科学基金;
关键词
Avalanche ruggedness; double trench; failure mechanism; silicon carbide (SiC) metal-oxide-semiconductor-field-effect transistor (MOSFET); trench gate SiO2 layer fracture;
D O I
10.1109/JESTPE.2020.2965002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to superior properties of silicon carbide (SiC), the unipolar conduction mechanism of metal-oxide-semiconductor-field-effect transistor (MOSFET), and the structural feature, double trench SiC MOSFETs have great potential to be one of the next-generation power switches. In this article, an avalanche safe operation area (SOA) is established, and a new failure behavior of 1200-V double trench SiC MOSFET is revealed timely through unclamped inductive switching (UIS) test (300 K of initial temperature). With comprehensive analyses involving terminal impedance measurement, monitoring of Vth and I-gss before and after each avalanche test, inner electric field comparison by physics-based device modeling, maximum die temperature estimation, and decapsulation validation, the predominant failure mechanism (fracture of trench gate oxide) is identified for double trench SiC MOSFET under UIS test. Before the maximum die temperature approaches the melting point of source metal, the fracture of the SiO2 layer located at gate trench bottom and corner occurs, which is degraded by duration, excessive electric field, and elevated temperature. Accordingly, we propose I-gss as a predicting indicator of avalanche failure, which should be a key monitoring scheme in particular for trench type SiC MOSFET.
引用
收藏
页码:2147 / 2154
页数:8
相关论文
共 50 条
  • [41] Investigation on single pulse avalanche failure of SiC MOSFET and Si IGBT
    Ren, Na
    Hu, Hao
    Lyu, Xiaofeng
    Wu, Jiupeng
    Xu, Hongyi
    Li, Ruigang
    Zuo, Zheng
    Wang, Kang
    Sheng, Kuang
    SOLID-STATE ELECTRONICS, 2019, 152 : 33 - 40
  • [42] 1200V 4H-SiC trench MOSFET with superior figure of merit and suppressed quasi-saturation effect
    Fu, Hao
    Wei, Zhaoxiang
    Liu, Siyang
    Wei, Jiaxing
    Xu, Hang
    Ni, Lihua
    Yang, Zhuo
    Sun, Weifeng
    MICROELECTRONICS RELIABILITY, 2021, 123
  • [43] Multiple UIS Ruggedness of 1200V Asymmetric Trench SiC MOSFETs
    Liu, Jiayue
    Deng, Xiaochuan
    Li, Xu
    Li, Xuan
    Li, Zhiqiang
    Lu, Hongling
    2021 IEEE WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA 2021), 2021, : 224 - 227
  • [44] Design and Evaluation of a 1200-V/200-A SiC Three-Level NPC Power Module
    Zhang, Honglang
    Wu, Yingzhe
    Li, Hui
    Yin, Shan
    Jin, Shoudong
    Lin, Shaofeng
    Jiang, Tian
    Cheng, Yuhua
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2023, 59 (05) : 6412 - 6426
  • [45] Multi-Objective Optimization of a 1200-V Fan-Out Panel-Level SiC MOSFET Packaging with Improved Genetic and Particle Swarm Algorithms
    Yan, Xuyang
    Chen, Wei
    Li, Wenyu
    Jiang, Jing
    Fan, Xuejun
    Zhang, Guoqi
    Fan, Jiajie
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 2143 - 2149
  • [46] A New Double Trench, Buried-P JTE Edge Termination for 1200 V-class SiC Devices
    Liu, Yong
    Peng, Hao
    Zhou, Xianda
    Huang, Linhua
    Xiao, Chao
    Peng, Xin
    Sin, Johnny K. O.
    PROCEEDINGS OF THE 2020 32ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD 2020), 2020, : 162 - 165
  • [47] Design and Evaluation of a 1200-V/200-A SiC Three-Level NPC Power Module
    Zhang, Honglang
    Wu, Yingzhe
    Yin, Shan
    Jin, Shoudong
    Lin, Shaofeng
    Jiang, Tian
    Li, Hui
    Cheng, Yuhua
    2022 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2022,
  • [48] 650 V SiC Trench MOSFET for high-efficiency power supplies
    Siemieniec, Ralf
    Mente, Rene
    Jantscher, Wolfgang
    Kammerlander, David
    Wenzel, Ute
    Aichinger, Thomas
    2019 21ST EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE '19 ECCE EUROPE), 2019,
  • [49] 1000-H Evaluation of a 1200-V, 880-A All-SiC Dual Module
    Salem, Thomas E.
    Wood, Robert A.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (05) : 2192 - 2198
  • [50] Highly reliable 1200-V p-type MOSFET for level-shift circuit used in driver IC
    Sakurai, Naoki
    Hakutou, Takuma
    Yura, Masashi
    2014 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-HIROSHIMA 2014 - ECCE-ASIA), 2014, : 2297 - 2301