On-line defragmentation for run-time partially reconfigurable FPGAs

被引:0
|
作者
Gericota, MG
Alves, GR
Silva, ML
Ferreira, JM
机构
[1] DEE, ISEP, Dept Elect Engn, P-4200072 Oporto, Portugal
[2] DEEC, FEUP, Dept Elect & Comp Engn, P-4200465 Oporto, Portugal
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Dynamically reconfigurable systems have benefited from a new class of FPGAs recently introduced into the market, which allow partial and dynamic reconfiguration at run-time, enabling multiple independent functions from different applications to share the same device, swapping resources as needed. When the sequence of tasks to be performed is not predictable, resource allocation decisions have to be made on-line, fragmenting the FPGA logic space. A rearrangement may be necessary to get enough contiguous space to efficiently implement incoming functions, to avoid spreading their components and, as a result degrading their performance. This paper presents a novel active replication mechanism for configurable logic blocks (CLBs), able to implement on-line rearrangements, defragmenting the available FPGA resources without disturbing those functions that are currently running.
引用
收藏
页码:302 / 311
页数:10
相关论文
共 50 条
  • [21] Context switching in a run-time reconfigurable system
    Puttegowda, K
    Lehn, DI
    Park, JH
    Athanas, P
    Jones, M
    JOURNAL OF SUPERCOMPUTING, 2003, 26 (03): : 239 - 257
  • [22] Run-time requirements verification for reconfigurable systems
    Chatzikonstantinou, George
    Kontogiannis, Kostas
    INFORMATION AND SOFTWARE TECHNOLOGY, 2016, 75 : 105 - 121
  • [23] Modelling and optimising run-time reconfigurable systems
    Luk, W
    Shirazi, N
    Cheung, PYK
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1996, : 167 - 176
  • [24] Designing run-time reconfigurable systems with JHDL
    ISI Systems, 3701 North Fairfax Drive, Arlington, VA 22203-1714, United States
    J VLSI Signal Process Syst Signal Image Video Technol, 1600, 1-2 (29-45):
  • [25] Designing run-time reconfigurable systems with JHDL
    Bellows, P
    Hutchings, B
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (1-2): : 29 - 45
  • [26] Automating production of run-time reconfigurable designs
    Shirazi, N
    Luk, W
    Cheung, PYK
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 147 - 156
  • [27] An implementation framework for run-time reconfigurable systems
    Eisenring, M
    Platzner, M
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 151 - 157
  • [28] A run-time reconfigurable engine for image interpolation
    Hudson, RD
    Lehn, DI
    Athanas, PM
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 88 - 95
  • [29] A methodology for design of run-time reconfigurable systems
    Lee, G
    Milne, G
    2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 60 - 67
  • [30] Framework and tools for run-time reconfigurable designs
    Shirazi, N
    Luk, W
    Cheung, PYK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (03): : 147 - 152