The board level reliability performance and process challenges of ultra-thin WLP (package height < 250 μm)

被引:1
|
作者
Kuo , Kuei Hsiao [1 ]
Chiang, Chun Yi [1 ]
Chen, Kuang Hsin [1 ]
Lin, Ting-en [1 ]
Chen, Stan [1 ]
Chien, Feng Lung [1 ]
机构
[1] Siliconware Precis Ind Co Ltd SPIL, Business Unit 3, Proc Integrat Engn DEPT 1, 19 Ke Ya Rd, Taichung, Taiwan
关键词
board level reliability; component; wafer level package; re-distribution layer; under bump metallurgy; Polybenzoxazoles;
D O I
10.1109/ECTC32862.2020.00328
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
the trends of wafer level package (WLP) development are to be with small size and low profile feature. In this study, an ultra-thin WLP with overall package height less than 250 mu m is presented to demonstrate the board level performance of thin silicon thickness with small bump height. The 4-layer fan-in WLP structure (2 passivation layers, 1 RDL metal layer and 1 UBM layer) with die size 3 x 3 mm(2) and ball pitch 300 mu m is used for evaluation. The micro-ball with 130 mu m ball diameter is used and the silicon wafer is ground to relatively thin, from typical 305 mu m to 100 mu m to have an overall package height less than 250 mu m. The performance of board level thermal fatigue and accelerated drop shock with enhanced bump stack-up are studied and compared for different silicon thickness and ball size. Furthermore, SMT with and without under-fill process for ultra-thin WLP are also collected and discussed. Efforts have also been made to understand the component level package fracture strength and failure modes post three point bending test. The results show comparable board level performance in ultrathin WLP with enhanced bump stack-up. As for the component level bending test, the origin of crack propagation and fracture failure mode are analyzed to understand the fracture strength variation.
引用
收藏
页码:2118 / 2123
页数:6
相关论文
共 50 条
  • [21] Finite element analysis of ultra thin BGA package: First and second level reliability
    Limaye, P
    Vandevelde, B
    deVries, H
    Degryse, D
    Slob, K
    van Veen, C
    Labie, R
    THERMAL AND MECHANICAL SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS, 2004, : 225 - 231
  • [22] Thermal performance and solder joint reliability for board level assembly of modified leadframe package
    Lee, CC
    Lee, CC
    Chiang, KN
    THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, 2005, : 553 - 558
  • [23] PB-FREE THIN SMALL OUTLINE PACKAGE (TSOP) BOARD LEVEL RELIABILITY STUDY
    Xie, Weidong
    Liu, Kuo-Chuan
    Brillhart, Mark
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 1, 2010, : 775 - 780
  • [24] An extremely thin BGA format chip-scale package and its board level reliability
    Yoshida, A
    Kim, YH
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1335 - 1340
  • [25] Impacts of plasma process-induced damage on ultra-thin gate oxide reliability
    Eriguchi, K
    Yamada, T
    Kosaka, Y
    Niwa, M
    1997 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 35TH ANNUAL, 1997, : 178 - 183
  • [26] Reliability of Ultra-thin Embedded Silicon Fan-out (eSiFO) Package Directly Assembled on PCB for Mobile Applications
    Chen, Cheng
    Wang, Teng
    Yu, Daquan
    Ma, Shuying
    Zhu, Kai
    Xiao, Zhiyi
    Wan, Lixi
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1600 - 1606
  • [27] Performance and Reliability of Ultra-Thin HfO2-Based RRAM (UTO-RRAM)
    Govoreanu, B.
    Ajaykumar, A.
    Lipowicz, H.
    Chen, Y. -Y.
    Liu, J. -C.
    Degraeve, R.
    Zhang, L.
    Clima, S.
    Goux, L.
    Radu, I. P.
    Fantini, A.
    Raghavan, N.
    Kar, G. -S.
    Kim, W.
    Redolfi, A.
    Wouters, D. J.
    Altimime, L.
    Jurczak, M.
    2013 5TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2013, : 48 - 51
  • [28] Thermocompression Bonding Process Design and Optimization for Warpage Mitigation of Ultra-thin Low-CTE Package Assemblies
    Jayaram, Vidya
    McCann, Scott
    Huang, Ting-Chia
    Pulugurtha, Raj
    Smet, Vanessa
    Tummala, Rao
    Kawamoto, Satomi
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 101 - 107
  • [29] Expedient floating process for ultra-thin InGaZnO thin-film-transistors and their high bending performance
    Kang, Won Jun
    Ahn, Cheol Hyoun
    Yun, Myeong Gu
    Cho, Sung Woon
    Kim, Ye Kyun
    Kim, Da Eun
    Kim, Bora
    Cho, Hyung Koun
    Kim, Yunseok
    RSC ADVANCES, 2016, 6 (68): : 63418 - 63424
  • [30] Research on the Manufacturing Process and Heat Transfer Performance of Ultra-Thin Heat Pipes: A Review
    Duan, Liuyang
    Li, Hang
    Du, Jinguang
    Liu, Kun
    He, Wenbin
    MATERIALS, 2022, 15 (15)