A CMOS power amplifier using a split cascode structure to enhance its efficiency

被引:2
|
作者
Sim, Yonghun [1 ]
Kang, Inseong [2 ]
Park, Changkun [3 ]
机构
[1] Soongsil Univ, Dept Informat & Telecommun Engn, Coll Informat Technol, Seoul 156743, South Korea
[2] Soongsil Univ, Dept Elect Engn, Coll Informat Technol, Seoul 156743, South Korea
[3] Soongsil Univ, Coll Informat Technol, Sch Elect Engn, Seoul 156743, South Korea
关键词
cascade; differential structure; multimode; power amplifier; MODE; LINEARITY; PA;
D O I
10.1002/mop.29558
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, we propose a simple technique to enhance the efficiency of RF CMOS power amplifiers in which a cascode structure is utilized. To increase the efficiency in the low-output-power region, we split a common gate transistor into two parts. For the low-output-power mode, one of the common gate transistors is turned off to reduce the amount of DC power consumed. To verify the feasibility of the proposed split cascode structure, we designed a 2.2-GHz CMOS power amplifier using the 180-nm RF CMOS process. With a WCDMA modulated signal, we obtain a maximum-output power of 23.4 dBm with 20.8% power-added efficiency (PAE). At an output power of 16 dBm, the PAE is enhanced by the mode change of the designed power amplifier. From the measured results, we successfully verify the feasibility of the proposed split cascode structure for RF CMOS power amplifier applications. (c) 2016 Wiley Periodicals, Inc. Microwave Opt Technol Lett 58:309-312, 2016
引用
收藏
页码:309 / 312
页数:4
相关论文
共 50 条
  • [41] A low input impedance fully differential cmos transresistance amplifier using cascode regulation
    Ravindran, A
    Mohan, S
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 653 - 656
  • [42] High-Efficiency Cascode Based Design of Doherty Power Amplifier for Wireless Applications
    Singh, Rupali
    Priya, P. Aruna
    2017 INTERNATIONAL CONFERENCE ON NEXTGEN ELECTRONIC TECHNOLOGIES: SILICON TO SOFTWARE (ICNETS2), 2017, : 236 - 241
  • [43] A 1.1 ∼ 2.9 GHz High Efficiency CMOS Power Amplifier
    Shen, Tianyu
    Zhang, Youming
    Tang, Xusheng
    Li, Junjie
    Huang, Fengyi
    Jiang, Nan
    2020 THE 5TH IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2020), 2020, : 109 - 112
  • [44] The Novel High Efficiency on Chip Transformers for the CMOS Power Amplifier
    Kim, Ki-Jin
    Lim, Tae Ho
    Ahn, K. H.
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 464 - 467
  • [45] K-Band Hetero-Stacked Differential Cascode Power Amplifier with High Psat and Efficiency in 65 nm LP CMOS Technology
    Choi, Kyu-Jin
    Park, Jae-Hyun
    Kim, Seong-Kyun
    Kim, Byung-Sung
    ELECTRONICS, 2021, 10 (08)
  • [46] A 5.5-GHz CMOS power amplifier using parallel-combined transistors with cascode adaptive biasing for WLAN applications
    Baek, Seungjun
    Ahn, Hyunjin
    Nam, Ilku
    Hur, Joonhoi
    Yoon, Youngchang
    Lee, Ockgoo
    IEICE ELECTRONICS EXPRESS, 2018, 15 (09):
  • [47] A CMOS POWER-AMPLIFIER WITH A NOVEL OUTPUT STRUCTURE
    HUANG, QT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (02) : 203 - 207
  • [48] A Quad-Band CMOS Linear Power Amplifier for EDGE Applications Using an Anti-Phase Method to Enhance its Linearity
    Park, Jonghoon
    Lee, Changhyun
    Park, Changkun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (04) : 765 - 776
  • [49] 28GHz High gain CMOS differential cascode Power Amplifier with 16.5dBm output power
    Choi, Hyuk Jin
    Lim, Woo Hee
    Lee, Han Lim
    2022 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2022,
  • [50] Cascode MOSFET-MESFET RF Power Amplifier on 150nm SOI CMOS Technology
    Ghajar, M. Reza
    Lepkowski, William
    Wilk, Seth
    Bakkaloglu, Bertan
    Boumaiza, Slim
    Thornton, Trevor
    2011 6TH EUROPEAN MICROWAVE INTEGRATED CIRCUIT CONFERENCE, 2011, : 316 - 319