A comparative mismatch study of the 20 nm Gate-Last and 28 nm Gate-First bulk CMOS technologies

被引:5
|
作者
Rahhal, Lama [1 ,2 ]
Bajolet, Aurelie [1 ]
Manceau, Jean-Philippe [3 ]
Rosa, Julien [1 ]
Ricq, Stephane [1 ]
Lassere, Sebastien [3 ]
Ghibaudo, Gerard [2 ]
机构
[1] STMicroelectronics, F-38926 Crolles, France
[2] Minatec INPG, IMEP LAHC, F-38016 Grenoble, France
[3] IBM Corp, F-38926 Crolles, France
关键词
V-t; beta; I-D; R-sd; Mismatch; 20 nm Gate-Last; 28 nm Gate-First; EOT (T-ox); STATISTICAL VARIABILITY; MOS-TRANSISTORS; MOSFETS; FLUCTUATIONS; CHANNEL; SIZE;
D O I
10.1016/j.sse.2014.12.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work the threshold voltage (V-t), the current gain factor (beta), and the drain current (I-D) mismatch trends for 20 nm Gate-Last bulk CMOS technology integrating High-k/metal gate are investigated. The reported results indicate that the high k/metal Gate-Last technology exhibits a reduced metal gate granularity contribution to the V-t mismatch and good performance in terms of the beta mismatch. This study further demonstrates that the I-D variability mainly depends on the mismatch trends of V-t and beta, and on the contributions of the transconductance divided by the drain current (G(m)/I-D) and the source drain series resistance (R-sd) terms. The 20 nm Gate-Last technology exhibits significant improvement in the V-t and beta mismatch performance as compared to the 28 nm Gate-First counterpart. The evolution of the V-t and beta mismatch parameters, iA(Delta vt) and iA(Delta beta I beta), is further analyzed as a function of the electrical oxide thickness EOT (T-ox) along the technology nodes from 90 nm to 20 nm. A clear trend towards a reduction of the y-axis intercept (i.e. offset) of the linear plot of iA(Delta vt) as a function of EOT is observed starting at the 28 nm Gate-First technology, with the offset approaching zero for the 20 nm Gate-Last technology node. This observation point out a considerable decrease of the gate material contribution to mismatch performances. (C) 2015 Published by Elsevier Ltd.
引用
收藏
页码:53 / 60
页数:8
相关论文
共 50 条
  • [21] High performance 30 nm gate bulk CMOS for 45 nm node with Σ-shaped SiGe-SD
    Ohta, H
    Kim, Y
    Shimamune, Y
    Sakuma, T
    Hatada, A
    Katakami, A
    Soeda, T
    Kawamura, K
    Kokura, H
    Morioka, H
    Watanabe, T
    Oh, J
    Hayami, Y
    Ogura, J
    Mori, T
    Tamura, N
    Kojima, M
    Sugii, T
    Hashimoto, K
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 247 - 250
  • [22] An InGaAs on Si Platform for CMOS with 200 mm InGaAs-OI Substrate, Gate-first, Replacement Gate Planar and FinFETs Down to 120 nm Contact Pitch
    Djara, V.
    Deshpande, V.
    Uccelli, E.
    Daix, N.
    Caimi, D.
    Rossel, C.
    Sousa, M.
    Siegwart, H.
    Marchiori, C.
    Hartmann, J. M.
    Shiu, K. -T.
    Weng, C. -W.
    Krishnan, M.
    Lofaro, M.
    Steiner, R.
    Sadana, D.
    Lubyshev, D.
    Liu, A.
    Czornomaz, L.
    Fompeyrine, J.
    2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,
  • [23] A cost effective 32nm high-k/metal gate CMOS technology for low power applications with single-metal/gate-first process
    Chen, X.
    Samavedam, S.
    Narayanan, V.
    Stein, K.
    Hobbs, C.
    Baiocco, C.
    Li, W.
    Jaeger, D.
    Zaleski, M.
    Yang, H. S.
    Kim, N.
    Lee, Y.
    Zhang, D.
    Kang, L.
    Chen, J.
    Zhuang, H.
    Sheikh, A.
    Wallner, J.
    Aquilino, M.
    Han, J.
    Jin, Z.
    Li, J.
    Massey, G.
    Kalpat, S.
    Jha, R.
    Moumen, N.
    Mo, R.
    Kirshnan, S.
    Wang, X.
    Chudzik, M.
    Chowdhwy, M.
    Nair, D.
    Reddy, C.
    Teh, Y. W.
    Kothandaraman, C.
    Coolbaugh, D.
    Pandey, S.
    Tekleab, D.
    Thean, A.
    Sherony, M.
    Lage, C.
    Sudijono, J.
    Lindsay, R.
    Ku, J. H.
    Khare, M.
    Steegen, A.
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 67 - +
  • [24] A Cost-Conscious 32nm CMOS Platform Technology with Advanced Single Exposure Lithography and Gate-First Metal Gate/High-K Process
    Hasegawa, S.
    Kitamura, Y.
    Takahata, K.
    Okamoto, H.
    Hirai, T.
    Miyashita, K.
    Ishida, T.
    Aizawa, H.
    Aota, S.
    Azuma, A.
    Fukushima, T.
    Harakawa, H.
    Hasegawa, E.
    Inohara, M.
    Inumiya, S.
    Ishizuka, T.
    Iwamoto, T.
    Kariya, N.
    Kojima, K.
    Komukai, T.
    Matsunaga, N.
    Mimotogi, S.
    Muramatsu, S.
    Nagatomo, K.
    Nagahara, S.
    Nakahara, Y.
    Nakajima, K.
    Nakatsuka, K.
    Nishigoori, M.
    Nomachi, A.
    Ogawa, R.
    Okada, N.
    Okamoto, S.
    Okano, K.
    Oki, T.
    Onoda, H.
    Sasaki, T.
    Satake, M.
    Suzuki, T.
    Suzuki, Y.
    Tagami, M.
    Takeda, K.
    Tanaka, M.
    Taniguchi, K.
    Tominaga, M.
    Tsutsui, G.
    Utsumi, K.
    Watanabe, S.
    Watanabe, T.
    Yoshimizu, Y.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 938 - +
  • [25] Performance-optimized gate-first 22-nm SOI technology with embedded DRAM
    Freeman, G.
    Chang, P.
    Engbrecht, E. R.
    Giewont, K. J.
    Hilscher, D. F.
    Lagus, M.
    McArdle, T. J.
    Morgenfeld, B.
    Narasimha, S.
    Norum, J. P.
    Nummy, K. A.
    Parries, P.
    Wang, G.
    Winslow, J. K.
    Agnello, P.
    Malik, R.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2015, 59 (01)
  • [26] A cost effective 32nm high-k/metal gate CMOS technology for low power applications with single-metal/gate-first process
    Chen, X.
    Samavedam, S.
    Narayanan, V.
    Stein, K.
    Hobbs, C.
    Baiocco, C.
    Li, W.
    Jaeger, D.
    Zaleski, M.
    Yang, H. S.
    Kim, N.
    Lee, Y.
    Zhang, D.
    Kang, L.
    Chen, J.
    Zhuang, H.
    Sheikh, A.
    Wallner, J.
    Aquilino, M.
    Han, J.
    Jin, Z.
    Li, J.
    Massey, G.
    Kalpat, S.
    Jha, R.
    Moumen, N.
    Mo, R.
    Kirshnan, S.
    Wang, X.
    Chudzik, M.
    Chowdhury, M.
    Nair, D.
    Reddy, C.
    Teh, Y. W.
    Kothandaraman, C.
    Coolbaugh, D.
    Pandey, S.
    Tekleab, D.
    Thean, A.
    Sherony, M.
    Lage, C.
    Sudijono, J.
    Lindsay, R.
    Ku, J. H.
    Khare, M.
    Steegen, A.
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 88A - 89A
  • [27] Investigation of Mg Diffusion in Ta(N) Based Electrodes on HfO2 for Sub-32nm CMOS Gate-Last Transistors
    Gassilloud, R.
    Maunoury, C.
    Leroux, C.
    Chevalier, P.
    Veillerot, M.
    Dressler, C.
    Aussenac, F.
    Martin, F.
    Maitrejean, S.
    DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10, 2012, 50 (04): : 177 - 183
  • [28] RF and broadband noise investigation in High-k/Metal Gate 28-nm CMOS bulk transistor
    Danneville, F.
    Poulain, L.
    Tagro, Y.
    Lepilliet, S.
    Dormieu, B.
    Gloria, D.
    Scheer, P.
    Dambrine, G.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2014, 27 (5-6) : 736 - 747
  • [29] Characterization of Multilayer Metal Gate Fuse in 28-nm CMOS Logic Technology
    Hsieh, Min-Che
    Lin, Yu-Cheng
    Chin, Yung-Wen
    Chang, Tzong-Sheng
    King, Ya-Chin
    Lin, Chrong-Jung
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (09) : 1088 - 1090
  • [30] 32nm Gate-First High-k/Metal-Gate Technology for High Performance Low Power Applications
    Diaz, C. H.
    Goto, K.
    Huang, H. T.
    Yasuda, Yuri
    Tsao, C. P.
    Chu, T. T.
    Lu, W. T.
    Chang, Vincent
    Hou, Y. T.
    Chao, Y. S.
    Hsu, P. F.
    Chen, C. L.
    Lin, K. C.
    Ng, J. A.
    Yang, W. C.
    Chen, C. H.
    Peng, Y. H.
    Chen , C. J.
    Chen, C. C.
    Yu, M. H.
    Yeh, L. Y.
    You, K. S.
    Chen, K. S.
    Thei, K. B.
    Lee, C. H.
    Yang, S. H.
    Cheng, J. Y.
    Huang, K. T.
    Liaw, J. J.
    Ku, Y.
    Jang, S. M.
    Chuang, H.
    Liang, M. S.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 629 - 632