Hysteresis effect in pass-transistor-based, partially depleted SOICMOS circuits

被引:14
|
作者
Puri, R [1 ]
Chuang, CT [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
circuit modeling; CMOS digital integrated circuits; silicon-on-insulator (SOI) technology;
D O I
10.1109/4.839922
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study on the hysteretic delay variations of pass-transistor-based circuits with floating-body partially depleted silicon-on-insulator CMOS devices. It is shown that the pass-transistor can be conditioned into a initial state with extremely high body voltage (exceeding the power supply voltage V-DD), thus resulting in highly hysteretic delay variations when the body subsequently loses charges through the switching cycles. Basic physical mechanisms underlying the hysteretic circuit behavior and its frequency dependence are examined. Different initial states of the circuit are shown to cause large delay disparity at the beginning of the switching activity, yet they converge as the circuit approaches steady state. Use of cross-coupled dual-rail circuit configuration is shown to be very effective in reducing the hysteretic delay variation and its frequency dependence.
引用
收藏
页码:625 / 631
页数:7
相关论文
共 50 条
  • [21] 3D Double-Gate Junctionless Nanowire Transistor-Based Pass Transistor Logic Circuits for Digital Applications
    Baidya, Achinta
    Lenka, Trupti R.
    Baishya, Srimanta
    IETE JOURNAL OF RESEARCH, 2022, 68 (02) : 1342 - 1349
  • [22] Using direct-tunneling mechanism to suppress hysteresis effect in floating-body partially depleted SOI devices
    Chen, SS
    Huang-Lu, S
    Tang, TH
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (05) : 331 - 333
  • [23] A 1.5-V bootstrapped pass-transistor-based Manchester carry chain circuit suitable for implementing low-voltage carry look-ahead adders
    Lou, JH
    Kuo, JB
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1998, 45 (11): : 1191 - 1194
  • [25] Effects of gate-to-body tunneling current on pass-transistor based PD/SOI CMOS circuits
    Chuang, CT
    Puri, R
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 121 - 122
  • [26] Partially Depleted Silicon-on-Ferroelectric Insulator Field Effect Transistor-Parametrization & Design Optimization for Minimum Subthreshold Swing
    Es-Sakhi, A. D.
    Chowdhury, M. H.
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 981 - 987
  • [27] Gate-tunable hysteresis response of field effect transistor based on sulfurized Mo
    Mathew, S.
    Reiprich, J.
    Narasimha, S.
    Abedin, S.
    Kurtash, V.
    Thiele, S.
    Scheler, T.
    Haehnlein, B.
    Schaaf, P.
    Jacobs, H. O.
    Pezoldt, J.
    AIP ADVANCES, 2023, 13 (09)
  • [28] Performance Analysis of Carbon Nanotube Field Effect Transistor based Digital Circuits
    Newaz, Shah
    Uddin, S. M. Nizam
    Neon, Md. Khairul Hasan
    Haque, Mohammad Imtiazul
    2018 3RD INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2018,
  • [29] Design and simulation of carbon nanotube field effect transistor based low pass filter
    Krishan, Bal (kadiyan26@yahoo.com), 1600, Science and Engineering Research Support Society (09):
  • [30] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Liao Kai
    Cui XiaoXin
    Liao Nan
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 13