Hysteresis effect in pass-transistor-based, partially depleted SOICMOS circuits

被引:14
|
作者
Puri, R [1 ]
Chuang, CT [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
circuit modeling; CMOS digital integrated circuits; silicon-on-insulator (SOI) technology;
D O I
10.1109/4.839922
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study on the hysteretic delay variations of pass-transistor-based circuits with floating-body partially depleted silicon-on-insulator CMOS devices. It is shown that the pass-transistor can be conditioned into a initial state with extremely high body voltage (exceeding the power supply voltage V-DD), thus resulting in highly hysteretic delay variations when the body subsequently loses charges through the switching cycles. Basic physical mechanisms underlying the hysteretic circuit behavior and its frequency dependence are examined. Different initial states of the circuit are shown to cause large delay disparity at the beginning of the switching activity, yet they converge as the circuit approaches steady state. Use of cross-coupled dual-rail circuit configuration is shown to be very effective in reducing the hysteretic delay variation and its frequency dependence.
引用
收藏
页码:625 / 631
页数:7
相关论文
共 50 条
  • [1] Hysteresis effect in floating-body partially depleted SOICMOS domino circuits
    Puri, R
    Chuang, CT
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2003, 90 (10) : 645 - 663
  • [2] On the temperature dependence of hysteresis effect in floating-body partially depleted SOICMOS circuits
    Puri, R
    Chuang, CT
    Ketchen, MB
    Pelella, MM
    Rosenfield, MG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) : 290 - 298
  • [3] Restoration of controllable hysteresis in partially depleted SOICMOS Schmitt trigger circuits
    Kuang, JB
    Chuang, CT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (07): : 349 - 353
  • [4] Temperature Dependence of Hysteresis Effect in Partially Depleted Silicon-on-Insulator MOSFETs
    Luo, Jiexin
    Chen, Jing
    Zhou, Jianhua
    Wu, Qingqing
    Chai, Zhan
    Wang, Xi
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (01) : 63 - 67
  • [5] Performance Evaluation of Pass-Transistor-Based Circuits using Monolayer and Bilayer 2-D Transition Metal Dichalcogenide (TMD) MOSFETs for 5.9nm Node
    Yu, Chang-Hung
    Zheng, Jun-Teng
    Su, Pin
    Chuang, Ching-Te
    2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2017,
  • [6] Modeling of single-transistor latch behavior in partially-depleted (PD) SOICMOS devices using a concise SOI-SPICE model
    Kuo, JB
    Lin, SC
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 891 - 894
  • [7] Improvement of Electrical Properties in a Novel Partially Depleted SOI MOSFET With Emphasizing on the Hysteresis Effect
    Anvarifard, Mohammad K.
    Orouji, Ali Asghar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (10) : 3310 - 3317
  • [8] Impact of back-gate bias on the hysteresis effect in partially depleted SOI MOSFETs
    Luo Jie-Xin
    Chen Jing
    Zhou Jian-Hua
    Wu Qing-Qing
    Chai Zhan
    Yu Tao
    Wang Xi
    CHINESE PHYSICS B, 2012, 21 (05)
  • [9] Impact of back-gate bias on the hysteresis effect in partially depleted SOI MOSFETs
    罗杰馨
    陈静
    周建华
    伍青青
    柴展
    余涛
    王曦
    Chinese Physics B, 2012, 21 (05) : 477 - 482
  • [10] Partially Depleted Silicon-on-Ferroelectric Insulator Field Effect Transistor (PD-SOFFET)
    Es-Sakhi, Azzedin D.
    Chowdhury, Masud H.
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 615 - 619