System-level performance evaluation of reconfigurable processors

被引:8
|
作者
Enzler, R
Plessl, C
Platzner, M
机构
[1] ETH Zentrum, Elect Lab, Swiss Fed Inst Technol ETH, CH-8092 Zurich, Switzerland
[2] ETH Zentrum, Comp Engn & Networks Lab, Swiss Fed Inst Technol ETH, CH-8092 Zurich, Switzerland
关键词
field-programmable gate arrays; reconfigurable computing; hybrid reconfigurable processors; co-simulation; VHDL;
D O I
10.1016/j.micpro.2004.06.004
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reconfigurable architectures that tightly integrate a standard CPU core with a field-programmable hardware structure have recently been receiving increased attention. The design of such a hybrid reconfigurable processor involves a multitude of design decisions regarding the field-programmable structure as well as its system integration with the CPU core. Determining the impact of these design decisions on the overall system performance is a challenging task. In this paper, we first present a framework for the cycle-accurate performance evaluation of hybrid reconfigurable processors on the system level. Then, we discuss a reconfigurable processor for data-streaming applications, which attaches a coarse-grained reconfigurable unit to the coprocessor interface of a standard embedded CPU core. By means of a case study we evaluate the system-level impact of certain design features for the reconfigurable unit, such as multiple contexts, register replication, and hardware context scheduling. The results illustrate that a system-level evaluation framework is of paramount importance for studying the architectural trade-offs and optimizing design parameters for reconfigurable processors. (C) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:63 / 73
页数:11
相关论文
共 50 条
  • [31] Exploiting system-level parallelism in the application development on a reconfigurable computer
    El-Araby, E
    Taher, M
    Gaj, K
    El-Ghazawi, T
    Caliga, D
    Alexandridis, N
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 443 - 446
  • [32] Evaluation of the System-Level SER Performance of Gigabit Ethernet Transceiver Devices
    Narasimham, Balaji
    Wu, Tim
    Wang, J. K.
    Conway, Bruce
    2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [33] On the characterization and optimization of system-level vulnerability for instruction caches in embedded processors
    Wang, Shuai
    Duan, Guangshan
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (08) : 686 - 692
  • [34] System-level performance optimization of the data queueing memory management in high-speed network processors
    Ykman-Couvreur, C
    Lambrecht, J
    Verkest, D
    Catthoor, F
    Nikologiannis, A
    Konstantoulakis, G
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 518 - 523
  • [35] Using Input-to-Output Masking for System-Level Vulnerability Estimation in High-Performance Processors
    Haghdoost, Alireza
    Asadi, Hossein
    Baniasadi, Amirali
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 91 - 98
  • [36] System-level scheduling on instruction cell based reconfigurable systems
    Yi, Ying
    Nouslas, Ioannis
    Milward, Mark
    Khawam, Sarni
    Arslan, Tughrul
    Lindsay, Iain
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 379 - +
  • [37] System-level Performance of Distributed Cooperation
    Mungara, Ratheesh
    George, Geordie
    Lozano, Angel
    2012 CONFERENCE RECORD OF THE FORTY SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2012, : 1559 - 1563
  • [38] System-level Performance Estimation of SCMA
    Sun, Ce
    Li, Lei
    Chen, Jianqiang
    Jia, Dai
    Yu, Hanxiao
    Huang, Jingxuan
    Fei, Zesong
    2016 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS), 2016,
  • [39] System-level power evaluation metrics
    Fornaciari, W
    Gubian, P
    Sciuto, D
    Silvano, C
    SECOND ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1997 PROCEEDINGS, 1997, : 323 - 330
  • [40] System-level performance analysis in SystemC
    Posadas, H
    Herrera, F
    Sánchez, P
    Villar, E
    Blasco, F
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 378 - 383