Study and Integration of a Parametric Neighbouring Interconnection Network in a Massively Parallel Architecture on FPGA

被引:1
|
作者
Baklouti, Mouna [1 ,2 ]
Abid, Mohamed [1 ]
Marquet, Philippe [2 ]
Dekeyser, Jean Luc [2 ]
机构
[1] Natl Engn Sch Sfax, CES Lab, Sfax, Tunisia
[2] Univ Lille, LIFL, INRIA Lille North Europe, Lille, France
关键词
D O I
10.1109/AICCSA.2009.5069350
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Single Instruction Multiple Data processors are increasingly used in embedded systems for multimedia applications because of their area and energy-efficiency. Neighboring communications between the processing elements are a key issue in SIMD processors. They are present in most data parallel applications. However, the lack of flexibility in major parallel architectures is its main shortcoming. In order to improve the performances of a massively parallel architecture, especially in term of neighboring communication we need a flexible and parametric communication network. This paper focuses on the problems with the design of a parametric nearest neighborhood interconnection network in a SIMD architecture in System on Chip (SoC). This network can be configured in multiple topologies making it flexible and parametric in order to suit different application needs. The proposed architecture is evaluated in terms of area (cost) and performance (execution time), which are deduced respectively from synthesis and simulation results. Experiments are performed on different architectures with various topologies. In order to evaluate the performance of the proposed architecture, a FIR application is finally implemented.
引用
收藏
页码:368 / +
页数:3
相关论文
共 50 条
  • [31] A Spanning Multichannel Linked Hypercube: A gradually scalable optical interconnection network for massively parallel computing
    Louri, A
    Weech, B
    Neocleous, C
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1998, 9 (05) : 497 - 512
  • [32] Massively parallel binary neural network inference for detecting ships in FPGA systems on the edge
    Murovic, Tadej
    Trost, Andrej
    2021 24TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2021), 2021, : 90 - 96
  • [33] A real-time and parametric parallel video compression architecture using FPGA
    Carneiro, Cassio A.
    Garcia, Francisco M. P.
    Freitas, Flavia M.
    Peixoto, Zelia M. A.
    Diniz, Amanda R. M.
    Alcaim, Abraham
    FRONTIERS OF HIGH PERFORMANCE COMPUTING AND NETWORKING - ISPA 2006 WORKSHOPS, PROCEEDINGS, 2006, 4331 : 758 - +
  • [34] A spanning bus connected hypercube: A new scalable optical interconnection network for multiprocessors and massively parallel systems
    Louri, A
    Neocleous, C
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1997, 15 (07) : 1241 - 1252
  • [35] Infiniband-based Multi-path Mesh/Torus Interconnection Network for Massively Parallel Systems
    Xia, Xiaoshuang
    Liu, Yi
    Wang, Yunbin
    Mu, Tengfei
    FCST 2009: PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON FRONTIER OF COMPUTER SCIENCE AND TECHNOLOGY, 2009, : 52 - 58
  • [36] A DISTRIBUTED, RECONFIGURABLE FREE-SPACE OPTICAL INTERCONNECTION NETWORK FOR MASSIVELY-PARALLEL PROCESSING ARCHITECTURES
    REDMOND, I
    SCHENFELD, E
    OPTICAL COMPUTING, 1995, 139 : 215 - 218
  • [37] AN OPTICAL MULIT-MESH HYPERCUBE - A SCALABLE OPTICAL INTERCONNECTION NETWORK FOR MASSIVELY-PARALLEL COMPUTING
    LOURI, A
    SUNG, H
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1994, 12 (04) : 704 - 716
  • [38] Analysis and Comparison of Torus Embedded Hypercube Scalable Interconnection Network for Parallel Architecture
    Kini, N. Gopalakrishna
    Kumar, M. Sathish
    Mruthyunjaya, H. S.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (01): : 242 - 247
  • [39] Artificial neural network engine: Parallel and parameterized architecture implemented in FPGA
    Carvalho, MB
    Amaral, AM
    Ramos, LED
    Martins, CAPD
    Ekel, P
    PATTERN RECOGNITION AND MACHINE INTELLIGENCE, PROCEEDINGS, 2005, 3776 : 294 - 299
  • [40] FEASIBILITY STUDY - MASSIVELY-PARALLEL ARCHITECTURE FOR TIME-BASED SIMULATION
    KARNE, RK
    SOOD, AK
    TRANSACTIONS OF THE SOCIETY FOR COMPUTER SIMULATION, 1994, 11 (04): : 245 - 272