Effect of IR-Drop on path delay testing using statistical analysis

被引:13
|
作者
Liu, Chunsheng [1 ]
Wu, Yang [1 ]
Huang, Yu [2 ]
机构
[1] Univ Nebraska, Omaha, NE 68182 USA
[2] Mentor Graph Corp, Marlborough, MA 01752 USA
关键词
D O I
10.1109/ATS.2007.89
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
IR-drop has become a major source of delay defects in deep sub-micron VLSI designs. In this work, we analyze the effect of IR-drop in path-delay test and how to obtain more accurate delay information of critical paths. For possible regions with IR-drop, we perform timing analysis on these nodes such that a certain amount of voltage drop can be associated with extra delays on victim nodes. Power analysis is conducted to determine the occurrence probability of a certain voltage drop. These probability values are used to weigh the extra delays caused by IR-drop of all victim nodes, which are then accumulated along each path. Experimental results show that such a process can effectively take the small delays caused by IR-drop into consideration and can have a significant impact on the identification and analysis of critical paths.
引用
收藏
页码:245 / +
页数:3
相关论文
共 50 条
  • [41] Thermal-aware DC IR-drop co-analysis using non-conformal domain decomposition methods
    Shao, Yang
    Peng, Zhen
    Lee, Jin-Fa
    PROCEEDINGS OF THE ROYAL SOCIETY A-MATHEMATICAL PHYSICAL AND ENGINEERING SCIENCES, 2012, 468 (2142): : 1652 - 1675
  • [42] False-path-aware statistical timing analysis and efficient path selection for delay testing and timing validation
    Liou, JJ
    Krstic, A
    Wang, LC
    Cheng, KT
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 566 - 569
  • [43] A charge-integration pixel readout chip features IR-drop effect mitigation by distributed LDOs
    Li, M.
    Wei, W.
    Jiang, X.
    Cui, S.
    Zhang, J.
    Lu, B.
    Liu, Z.
    JOURNAL OF INSTRUMENTATION, 2022, 17 (09)
  • [44] Dynamic IR-drop Prediction of At-speed Two-vector Tests Using Machine Learning
    Wu, Yu-Tsung
    Liang, Zhe-Jia
    Hsieh, Chao-Ho
    Yang, Yun-Feng
    Lee, Yung-Jen
    Li, James Chien-Mo
    Chang, Norman
    Li, Ying-Shiun
    Lin, Lang
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [45] Realizable Reduction of RC Networks with Current Sources for Dynamic IR-Drop Analysis of Power Networks of SoCs
    Che, Hong Bo
    Park, Hyoun Soo
    Kim, Jin Wook
    Kim, Young Hwan
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (02) : 475 - 480
  • [46] Test Compression for Robust Testable Path Delay Fault Testing Using Interleaving and Statistical Coding
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (02): : 269 - 282
  • [47] Fast IR-Drop Prediction of Analog Circuits Using Recurrent Synchronized GCN and Y-Net Model
    Lee, Seunggyu
    Hyun, Daijoon
    Jung, Younggwang
    Cho, Gangmin
    Shin, Youngsoo
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [48] Mitigate IR-Drop Effect by Modulating Neuron Activation Functions for Implementing Neural Networks on Memristor Crossbar Arrays
    Song, Danzhe
    Yang, Fan
    Wang, Chengxu
    Li, Nan
    Jiang, Pinfeng
    Gao, Bin
    Miao, Xiangshui
    Wang, Xingsheng
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (08) : 1280 - 1283
  • [49] DC IR-Drop Analysis of Multilayered Power Distribution Network by Discontinuous Galerkin Method With Thermal Effects Incorporated
    Li, Ping
    Tang, Min
    Huang, Zhi Xiang
    Jiang, Li Jun
    Bagci, Hakan
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (06): : 1035 - 1042
  • [50] Path delay fault testing using test points
    Tragoudas, S
    Denny, N
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2003, 8 (01) : 1 - 10