Drain Bias Stress-Induced Degradation in Amorphous Silicon Thin Film Transistors with Negative Gate Bias

被引:0
|
作者
Zhou, Dapeng [1 ]
Wang, Mingxiang [1 ]
Lu, Xiaowei [1 ]
Zhou, Jie [1 ]
机构
[1] Soochow Univ, Dept Microelect, Suzhou 215006, Peoples R China
来源
2011 18TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA) | 2011年
关键词
INSTABILITY MECHANISMS; SHIFT; MODEL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, degradation of amorphous silicon thin film transistors (a-Si TFTs) under drain bias (V-d) stresses with fixed negative gate bias (V-g) has been investigated. For DC Vd stress, state creation mechanism dominates the threshold voltage (V-th) degradation for relative large negative V-gd (V-g-V-d) while state creation and/or electron trapping dominates for positive Vgd. For AC V-d stress, state creation, electron trapping and hole trapping contribute to the degradation. Dominant mechanism depends on stress time, frequency and the polarity of V-gd. Decreasing stress voltage suppresses state creation and/or hole trapping for -V-gd condition, but enhances state creation and/or electron trapping for +V-gd condition.
引用
收藏
页数:4
相关论文
共 50 条