Performance improvement of polycrystalline thin-film transistor by adopting a very thin amorphous silicon buffer

被引:8
|
作者
Kim, KW [1 ]
Cho, KS [1 ]
Jang, J [1 ]
机构
[1] Kyung Hee Univ, Dept Phys, Dongdaemoon Ku, Seoul 130701, South Korea
关键词
D O I
10.1016/S0022-3093(99)00935-7
中图分类号
TQ174 [陶瓷工业]; TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A novel polycrystalline thin-film transistor (TFT) with a very thin (<10 nm) a-Si:H buffer has been studied. The off-state leakage current of the coplanar polycrystalline silicon (poly-Si) TFT was reduced using quadruple layers of a-Si:H, SiNx, thinner a-Si:H and poly-Si and by simultaneous silicide formation of the source, drain and gate contacts. While offset-gate and lightly doped drain (LDD) poly-Si TFT structures require additional mask steps to form the field-reduced regions, the proposed poly-Si TFT needs only 2 photo-mask steps. The on-off current ratio increases from 10(6) to 10(8) by adopting a thinner a-Si:H buffer on the poly-Si. (C) 2000 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:1265 / 1269
页数:5
相关论文
共 50 条