An efficient MV prediction VLSI architecture for H.264 video decoder

被引:3
|
作者
Yin, HaiBing
Zhang, DongPing
Wang, XiuMin
Xia, ZheLei
机构
关键词
D O I
10.1109/ICALIP.2008.4590076
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Variable block sizes, complex spatial motion vector prediction, particular skip and direct temporal AN prediction contribute to superior performance of H.264 standard. However, high irregularity of its AN prediction algorithm also makes efficient hardware implementation challenging. In this paper, an efficient VLSI architecture is proposed for irregular AN prediction implementation. Complex control logic is simplified by regularly lookuping control parameters in a predefined table. The parameters of the current AM and neighboring blocks are also initialized and updated regularly. Pipeline and parallelism are jointly employed in the proposed architecture to shorten the processing time and minimize hardware consumption. Moreover, highly regular architecture also simplifies the function verification considerably. Simulation results verify the effectiveness of the proposed design.
引用
收藏
页码:423 / 428
页数:6
相关论文
共 50 条
  • [11] An efficient intra prediction hardware architecture for H.264 video decoding
    Sahin, Esra
    Hamzaoglu, Ilker
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 448 - 451
  • [12] Efficient VLSI Design of CAVLC Decoder of H.264 for HD Videos
    Mukherjee, Rohan
    Banerjee, Anupam
    Chakrabarti, Indrajit
    Dutta, Pranab Kumar
    Ray, Ajoy Kumar
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [13] An Optimized Hardware Architecture for Intra Prediction in H.264 Decoder
    Wang, Qi
    Li, Quanquan
    Chen, Shi
    Zhang, Tiejun
    Hou, Chaohuan
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [14] An Efficient VLSI Architecture for Transform-Based Intra Prediction in H.264/AVC
    Lin, Heng-Yao
    Wu, Kuan-Hsien
    Liu, Bin-Da
    Yang, Jar-Ferr
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2010, 20 (06) : 894 - 906
  • [15] An efficient VLSI architecture for edge filtering in H.264/AVC
    Chen, CM
    Chen, CH
    PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, : 118 - 122
  • [16] Network-on-Chip Based Architecture of H.264 Video Decoder
    Luczak, Adam
    Garstecki, Pawel
    Stankiewicz, Olgierd
    Stepniewska, Marta
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 419 - 422
  • [17] An Efficient Implementation for H.264 Decoder
    Deng, Hongtao
    Zhu, Xu
    Chen, Zheng
    PROCEEDINGS OF 2010 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (ICCSIT 2010), VOL 6, 2010, : 41 - 44
  • [18] Decoder-friendly subpel MV selection for H.264/AVC video encoding
    Zhang, Qi
    Dai, Yunyang
    Ma, Siwei
    Kuo, C. -C. Jay
    IIH-MSP: 2006 INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2006, : 655 - +
  • [19] A New Architecture for High Performance Intra Prediction in H.264 Decoder
    He, Xun
    Zhou, Dajiang
    Zhou, Jinjia
    Goto, Satoshi
    2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2009), 2009, : 41 - +
  • [20] High profile intra prediction architecture for UHD H.264 Decoder
    He X.
    Zhou D.
    Zhou J.
    Goto S.
    IPSJ Transactions on System LSI Design Methodology, 2010, 3 : 303 - 313