Growth and Fabrication of Carbon-Based Three-Dimensional Heterostructure in Through-Silicon Vias (TSVs) for 3D Interconnects

被引:0
|
作者
Zhu, Ye [1 ]
Tan, Chong Wei [1 ]
Chua, Shen Lin [1 ]
Lim, Yu Dian [1 ]
Tay, Beng Kang [1 ]
Tan, Chuan Seng [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, S2 1-B2-20,50 Nanyang Ave, Singapore 639798, Singapore
关键词
PILLARED-GRAPHENE; MECHANICAL-PROPERTIES; HYBRID FILMS; NANOTUBES; SUPERCAPACITORS; NANOSTRUCTURE; ARCHITECTURES; TRANSPORT; NETWORK;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Carbon nanomaterials such as graphene and carbon nanotubes (CNTs) have recently received much attention as potential materials proposed for integration in the future semiconductor technologies because of the advantageous properties particularly in thermal and electrical conductivities. Among them, three-dimensional (3D) pillared CNT-graphene nanostructures are especially attractive due to the desirable out-of-plane and in-plane properties. In this work, a growth and fabrication process flow of CNT-graphene heterostructure as filler of TSV for 3D interconnects was designed and explored. First, experiments for the fabrication of top wafer with unfilled TSV of various diameters (5-50 mu m) and bottom wafer with patterned graphene electrodes and catalyst deposition were completed successfully. Next, top TSV wafer and bottom graphene wafer were bonded and manually ground followed by wet and dry etching to completely remove the handling wafer and buried oxide, exposing the underlying TSV. CNT growth was conducted for both within TSV and free standing on the graphene. Compared to the free-standing growth with sufficient length (similar to 334 tm) and high density (similar to 10(11) cm(-2) estimated), few via holes have CNTs grown and none was completely filled by CNTs. The inhibited growth of CNTs within unfilled TSV can possibly be attributed to several process-engineering steps involved in wafer-bonding, grinding and wet/dry etching. Further modification and optimization of the process steps need to be done in order to attain higher CNT fillings within the unfilled TSV.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] Multiphysics characterization of polymer-filled through-silicon vias (PF-TSVs) for three-dimensional integration
    Jin, Jing
    Zhao, Wen-Sheng
    Wang, Da-Wei
    Zhou, Liang
    Yin, Wen-Yan
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2018, 31 (04)
  • [12] Three-Dimensional On-Chip Inductor Design Based on Through-Silicon Vias
    Liang, Feng
    Zhao, Si-Qi
    Chen, Aobo
    Wang, Gaofeng
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [13] Carbon-Nanotube Through-Silicon Via Interconnects for Three-Dimensional Integration
    Wang, Teng
    Jeppson, Kejll
    Ye, Lilei
    Liu, Johan
    SMALL, 2011, 7 (16) : 2313 - 2317
  • [14] Susceptibility Evaluation of 3D Integrated Static Random Access Memory with Through-Silicon Vias (TSVs)
    Cao, Xue-Bing
    Xiao, Li-Yi
    Zhang, Rong-Sheng
    Li, Jia-Qiang
    Li, Hong-Chen
    Wang, Jin-Xiang
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [15] Optimization of innovative approaches to the shortening of filling times in 3D integrated through-silicon vias (TSVs)
    Zhang, Yazhou
    Ding, Guifu
    Wang, Hong
    Cheng, Ping
    Liu, Rui
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2015, 25 (04)
  • [16] Thermal Analysis of Three-Dimensional ICs, Investigating The Effect of Through-Silicon Vias and Fabrication Parameters
    Said, Mostafa
    Mehdipour, Farhad
    El-Sayed, Mohamed
    2013 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2013, : 165 - 168
  • [17] Three-Dimensional Simulation for the Reliability and Electrical Performance of Through-Silicon Vias
    Filipovic, L.
    Rudolf, F.
    Baer, E.
    Evanschitzky, P.
    Lorenz, J.
    Roger, F.
    Singulani, A.
    Minixhofer, R.
    Selberherr, S.
    2014 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD), 2014, : 341 - 344
  • [18] The Demonstration of High-Quality Carbon Nanotubes as Through-Silicon Vias (TSVs) for Three-Dimensional Connection Stacking and Power-Via Technology
    Yen, C-M
    Chang, S-Y
    Chen, K-C
    Feng, Y-J
    Chen, L-H
    Liao, B-Z
    Lee, M-H
    Chen, S-C
    Liao, M-H
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (03) : 1600 - 1603
  • [19] Low-Loss Air-Cavity Through-Silicon Vias (TSVs) for High Speed Three-Dimensional Integrated Circuits (3-D ICs)
    Liu, Xiaoxian
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2016, 26 (02) : 89 - 91
  • [20] Processing assessment and adhesion evaluation of copper through-silicon vias (TSVs) for three-dimensional stacked-integrated circuit (3D-SIC) architectures
    Yang, Y.
    Labie, R.
    Ling, F.
    Zhao, C.
    Radisic, A.
    Van Olmen, J.
    Travaly, Y.
    Verlinden, B.
    De Wolf, I.
    MICROELECTRONICS RELIABILITY, 2010, 50 (9-11) : 1636 - 1640