A Scalable Fully Synthesized Phase-to-Digital Converter for Phase and Duty-Cycle Measurement of High-Speed Clocks

被引:3
|
作者
Angeli, Nico [1 ]
Hofmann, Klaus [1 ]
机构
[1] Tech Univ Darmstadt, Integrated Elect Syst Lab, Merckstr 25, D-64283 Darmstadt, Germany
关键词
D O I
10.1109/ISCAS.2018.8351118
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a Phase-to-Digital Converter (PDC) synthesisable from a standard cell library that enables the measurement of phase and duty-cycle of high-speed clocks. The resolution and sample rate of the PDC can be adjusted by the choice of the frequency of an additional input clock. This allows the use of the PDC in closed-loop systems for phase or duty-cycle adjustments and provides a way to minimize the power consumption of the circuit. Also a calculation method is proposed to model the PDC's behavior with respect to jitter. The design is tested on an FPGA with up to 650MHz and implementation results at 2.5 GHz in a 65nm CMOS process show the potential use of the PDC for phase alignment and duty-cycle adjustment in multi-gigabit transceivers with low hardware cost and low power.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] High-speed phase imaging by parallel phase-shifting digital holography
    Kakue, Takashi
    Yonesaka, Ryosuke
    Tahara, Tatsuki
    Awatsuji, Yasuhiro
    Nishio, Kenzo
    Ura, Shogo
    Kubota, Toshihiro
    Matoba, Osamu
    OPTICS LETTERS, 2011, 36 (21) : 4131 - 4133
  • [22] A high-speed precision digital phase meter with direct calculation of the signal phase
    A. M. Goncharenko
    Instruments and Experimental Techniques, 2005, 48 : 215 - 218
  • [23] A high-speed precision digital phase meter with direct calculation of the signal phase
    Goncharenko, AM
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 2005, 48 (02) : 215 - 218
  • [24] An all-digital CMOS duty cycle correction circuit with a duty-cycle correction range of 15-to-85% for multi-phase applications
    Nam, JJ
    Park, HJ
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04) : 773 - 777
  • [25] A HIGH-SPEED FULLY DIGITAL PHASE-SYNCHRONIZER IMPLEMENTED IN A FIELD PROGRAMMABLE GATE ARRAY DEVICE
    Frankowski, Robert
    Chaberski, Dariusz
    Kowalski, Marcin
    Zielinski, Marek
    METROLOGY AND MEASUREMENT SYSTEMS, 2017, 24 (03) : 537 - 550
  • [26] Phase error analysis and compensation for motion in high-speed phase measurement profilometry
    Li, Xuexing
    Zhang, Wenhui
    OSA CONTINUUM, 2021, 4 (04): : 1191 - 1206
  • [27] High-Speed Parallel Phase-Shifting Digital Holography
    Kakue, Takashi
    Tahara, Tatsuki
    Awatsuji, Yasuhiro
    Ura, Shogo
    Kubota, Toshihiro
    Nishio, Kenzo
    Matoba, Osamu
    2011 10TH EURO-AMERICAN WORKSHOP ON INFORMATION OPTICS, 2011,
  • [28] FPGA Based Phase Detector for High-Speed Clocks with Pico-Seconds Resolution
    Hidvegi, Attila
    Gessler, Patrick
    Kay, Holger
    Petrosyan, Vahan
    Petrosyan, Gevorg
    Petrosyan, Lyudvig
    Aghababyan, Arthur
    Stechmann, Christoph
    Rehlich, Kay
    Bohm, Christian
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [29] A multi-phase clock design for super high-speed time interleaved analog-to-digital converter
    Gao, Yu-Han
    Wang, Yong-Lu
    Zhang, Zheng-Ping
    2012 INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2012,
  • [30] A 0.8-3.4 GHz process variation insensitive duty-cycle corrector for high-speed memory I/O links
    Hwang, Heejae
    Kim, Jongsun
    IEICE ELECTRONICS EXPRESS, 2019, 16 (19):