A Scalable Fully Synthesized Phase-to-Digital Converter for Phase and Duty-Cycle Measurement of High-Speed Clocks

被引:3
|
作者
Angeli, Nico [1 ]
Hofmann, Klaus [1 ]
机构
[1] Tech Univ Darmstadt, Integrated Elect Syst Lab, Merckstr 25, D-64283 Darmstadt, Germany
关键词
D O I
10.1109/ISCAS.2018.8351118
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a Phase-to-Digital Converter (PDC) synthesisable from a standard cell library that enables the measurement of phase and duty-cycle of high-speed clocks. The resolution and sample rate of the PDC can be adjusted by the choice of the frequency of an additional input clock. This allows the use of the PDC in closed-loop systems for phase or duty-cycle adjustments and provides a way to minimize the power consumption of the circuit. Also a calculation method is proposed to model the PDC's behavior with respect to jitter. The design is tested on an FPGA with up to 650MHz and implementation results at 2.5 GHz in a 65nm CMOS process show the potential use of the PDC for phase alignment and duty-cycle adjustment in multi-gigabit transceivers with low hardware cost and low power.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Duty-cycle and phase spacing error correction circuit for high-speed serial link
    Kim, Hyochang
    Kim, Ook
    Yoo, Changsik
    IEICE ELECTRONICS EXPRESS, 2017, 14 (12):
  • [2] An Impedance Measurement SoC with Highly Digital Magnitude and Phase-to-Digital Converter
    Qaiser, Rameesha
    Khan, Muhammad Rizwan
    Saadeh, Wala
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [3] An All-Digital Duty-Cycle Corrector for Parallel High-Speed I/O Links
    Angeli, Nico
    Hofmann, Klaus
    2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,
  • [4] True 50% Duty-Cycle High-Speed Divider with the Modulus of Odd Numbers
    Tseng, Sheng-Che
    Wei, Hung-Ju
    Syu, Jin-Siang
    Meng, Chinchun
    Tsung, Kuan-Chang
    Huang, Guo-Wei
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 305 - +
  • [5] Digital duty-cycle correction circuit for clock paths in radiation-tolerant high-speed wireline transmitters
    Klekotko, A.
    Baszczyk, M.
    Biereigel, S.
    Kulis, S.
    Martina, F.
    Moreira, P.
    Tavernier, F.
    Prinzie, J.
    JOURNAL OF INSTRUMENTATION, 2024, 19 (02)
  • [6] A 2.5 GHz All-Digital Multiphase DLL and Phase Shifter in 65 nm CMOS Using a Scalable Phase-to-Digital Converter
    Angeli, Nico
    Bachmann, Oliver
    Hofmann, Klaus
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [7] Low-Power All-Digital Multiphase DLL Design Using a Scalable Phase-to-Digital Converter
    Angeli, Nico
    Hofmann, Klaus
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (04) : 1158 - 1168
  • [8] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Muhammad Abrar Akram
    Kyeong-Woo Kim
    Jin-Hee Bae
    In-Chul Hwang
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 641 - 649
  • [9] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Akram, Muhammad Abrar
    Kim, Kyeong-Woo
    Bae, Jin-Hee
    Hwang, In-Chul
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (03) : 641 - 649
  • [10] HIGH-SPEED PHASE-DIFFERENCE CONVERTER
    MARKOV, VA
    STRYUTSKOV, VK
    MEASUREMENT TECHNIQUES USSR, 1984, 27 (04): : 338 - 340