Low-cost, software-based self-test methodologies for performance faults in processor control subsystems

被引:12
|
作者
Almukhaizim, S [1 ]
Petrov, P [1 ]
Orailoglu, A [1 ]
机构
[1] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92039 USA
关键词
D O I
10.1109/CICC.2001.929769
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A software-based testing Methodology for processor control subsystems, targeting hard-to-test performance faults in high-end embedded and general-purpose processors, is presented. An algorithm for directly controlling, using the instruction-set architecture only, the branch-prediction logic, a representative example of the class of processor control subsystems particularly pr one to such performance faults, is outlined. Experimental results confirm the viability of the proposed, methodology as a low-cost and effective answer to the problem of hard-to-test performance faults in processor architectures.
引用
收藏
页码:263 / 266
页数:4
相关论文
共 50 条
  • [1] Software-Based Self-Test for Transition Faults: a Case Study
    Grosso, Michelangelo
    Rinaudo, Salvatore
    Casalino, Andrea
    Reorda, Matteo Sonza
    2019 IFIP/IEEE 27TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2019, : 76 - 81
  • [2] A Processor Shield for Software-Based On-Line Self-Test
    Lin, Ching-Wen
    Chen, Chung-Ho
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 149 - 152
  • [3] Software-based self-test methodology for crosstalk faults in processors
    Bai, XL
    Chen, L
    Dey, S
    EIGHTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2003, : 11 - 16
  • [4] Low-cost software-based self-testing of RISC processor cores
    Kranitis, N
    Xenoulis, G
    Gizopoulos, D
    Paschalis, A
    Zorian, Y
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 714 - 719
  • [5] RSBST: A Rapid Software-based Self-test Methodology for Processor Testing
    Vasudevan, M. S.
    Biswas, Santosh
    Sahu, Aryabartta
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 112 - 117
  • [6] Low-cost software-based self-testing of RISC processor cores
    Kranitis, N
    Xenoulis, G
    Gizopoulos, D
    Paschalis, A
    Zorian, Y
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2003, 150 (05): : 355 - 360
  • [7] RSBST: an Accelerated Automated Software-Based Self-Test Synthesis for Processor Testing
    Vasudevan Madampu Suryasarman
    Santosh Biswas
    Aryabartta Sahu
    Journal of Electronic Testing, 2019, 35 : 695 - 714
  • [8] A Software-Based Self-Test Methodology for On-Line Testing of Processor Caches
    Theodorou, G.
    Kranitis, N.
    Paschalis, A.
    Gizopoulos, D.
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [9] Systematic Generation of Diagnostic Software-Based Self-Test Routines for Processor Components
    Schoelzel, Mario
    Koal, Tobias
    Vierhaus, Heinrich T.
    2014 19TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2014), 2014,
  • [10] RSBST: an Accelerated Automated Software-Based Self-Test Synthesis for Processor Testing
    Suryasarman, Vasudevan Madampu
    Biswas, Santosh
    Sahu, Aryabartta
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (05): : 695 - 714