A Combined Interface and Border Trap Model for High-Mobility Substrate Metal-Oxide-Semiconductor Devices Applied to In0.53Ga0.47As and InP Capacitors

被引:100
|
作者
Brammertz, Guy [1 ]
Alian, Alireza [1 ]
Lin, Dennis Han-Chung [1 ]
Meuris, Marc [1 ]
Caymax, Matty [1 ]
Wang, W. -E. [1 ]
机构
[1] Interuniv Microelect Ctr IMEC, B-3001 Louvain, Belgium
关键词
Admittance spectroscopy; capacitance-voltage (C-V) simulation; InGaAs; InP; metal-oxide-semiconductor (MOS); TRANSISTOR; AL2O3;
D O I
10.1109/TED.2011.2165725
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
By taking into account simultaneously the effects of border traps and interface states, the authors model the alternating current capacitance-voltage (C-V) behavior of high-mobility substrate metal-oxide-semiconductor (MOS) capacitors. The results are validated with the experimental In0.53Ga0.47As/high-kappa and InP/high-kappa (C-V) curves. The simulated C-V and conductance-voltage (G-V) curves reproduce comprehensively the experimentally measured capacitance and conductance data as a function of bias voltage and measurement frequency, over the full bias range going from accumulation to inversion and full frequency spectra from 100 Hz to 1 MHz. The interface state densities of In0.53Ga0.47As and InP MOS devices with various high-kappa dielectrics, together with the corresponding border trap density inside the high-kappa oxide, were derived accordingly. The derived interface state densities are consistent to those previously obtained with other measurement methods. The border traps, distributed over the thickness of the high-kappa oxide, show a large peak density above the two semiconductor conduction band minima. The total density of border traps extracted is on the order of 10(19) cm(-3). Interface and border trap distributions for InP and In0.53Ga0.47As interfaces with high-. oxides show remarkable similarities on an energy scale relative to the vacuum reference.
引用
收藏
页码:3890 / 3897
页数:8
相关论文
共 50 条
  • [31] Electrostatic and radio frequency performance investigation of δ-doped In0.53Ga0.47As/InP stepped poly gate metal oxide semiconductor field effect transistor
    Mohanty, Soumya S.
    Bhanja, Urmila
    Mishra, G. P.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2019, 29 (08)
  • [32] Enhancement-mode In0.53Ga0.47As metal-oxide-semiconductor field-effect transistors with sol-gel processed gate dielectrics
    Hu, Chih-Chun
    Wu, Cheng-En
    Lin, Hsien-Cheng
    Lee, Kuan-Wei
    Wang, Yeong-Her
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2015, 29 : 272 - 276
  • [33] Impact of oxygen plasma postoxidation process on Al2O3/n-In0.53Ga0.47As metal-oxide-semiconductor capacitors
    Lechaux, Y.
    Fadjie-Djomkam, A. B.
    Bollaert, S.
    Wichmann, N.
    APPLIED PHYSICS LETTERS, 2016, 109 (13)
  • [34] In0.53Ga0.47As metal-oxide-semiconductor field-effect transistors with self-aligned metal source/drain using Co-InGaAs alloys
    Kim, SangHyeon
    Yokoyama, Masafumi
    Taoka, Noriyuki
    Nakane, Ryosho
    Yasuda, Tetsuji
    Ichikawa, Osamu
    Fukuhara, Noboru
    Hata, Masahiko
    Takenaka, Mitsuru
    Takagi, Shinichi
    APPLIED PHYSICS LETTERS, 2012, 100 (07)
  • [35] High performance raised source/drain InAs/In0.53Ga0.47As channel metal-oxide-semiconductor field-effect-transistors with reduced leakage using a vertical spacer
    Lee, Sanghoon
    Huang, Cheng-Ying
    Cohen-Elias, Doron
    Law, Jeremy J. M.
    Chobpattanna, Varistha
    Kraemer, Stephan
    Thibeault, Brian J.
    Mitchell, William
    Stemmer, Susanne
    Gossard, Arthur C.
    Rodwell, Mark J. W.
    APPLIED PHYSICS LETTERS, 2013, 103 (23)
  • [36] Comprehensive Analysis of Quantum Mechanical Effects of Interface Trap and Border Trap Densities of High-k Al2O3/In0.53Ga0.47As on a 300-mm Si Substrate
    Amir, Walid
    Kim, Dae-Hyun
    Kim, Tae-Woo
    IEEE ACCESS, 2020, 8 : 211464 - 211473
  • [37] Effect of annealing processes on the electrical properties of the atomic layer deposition Al2O3/In0.53Ga0.47As metal oxide semiconductor capacitors
    Quang-Ho Luc
    Chang, Edward Yi
    Trinh, Hai-Dang
    Hong-Quan Nguyen
    Binh-Tinh Tran
    Lin, Yueh-Chin
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)
  • [38] Impact of Underlap Engineering on Stepped Poly Gate In0.53Ga0.47As/InP Heterostructure Metal Oxide Semiconductor Field Effect Transistor for Better Analog Performance
    Mohanty, S. S.
    Bhanja, U.
    Mishra, G. P.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (07) : 923 - 931
  • [39] Experimental approaches to zero-field spin splitting in a gated high-mobility In0.53Ga0.47As/InP quantum well structure: Weak antilocalization and beating pattern
    Zhou, Y. M.
    Yu, G.
    Wei, L. M.
    Gao, K. H.
    Zhou, W. Z.
    Lin, T.
    Shang, L. Y.
    Guo, S. L.
    Chu, J. H.
    Dai, N.
    Austing, D. G.
    JOURNAL OF APPLIED PHYSICS, 2010, 107 (05)
  • [40] Self-aligned n-channel metal-oxide-semiconductor field effect transistor on high-indium-content In0.53Ga0.47As and InP using physical vapor deposition HfO2 and silicon interface passivation layer
    Ok, InJo
    Kim, H.
    Zhang, M.
    Zhu, F.
    Park, S.
    Yum, J.
    Zhao, H.
    Garcia, Domingo
    Majhi, Prashant
    Goel, N.
    Tsai, W.
    Gaspe, C. K.
    Santos, M. B.
    Lee, Jack C.
    APPLIED PHYSICS LETTERS, 2008, 92 (20)