共 50 条
A Combined Interface and Border Trap Model for High-Mobility Substrate Metal-Oxide-Semiconductor Devices Applied to In0.53Ga0.47As and InP Capacitors
被引:100
|作者:
Brammertz, Guy
[1
]
Alian, Alireza
[1
]
Lin, Dennis Han-Chung
[1
]
Meuris, Marc
[1
]
Caymax, Matty
[1
]
Wang, W. -E.
[1
]
机构:
[1] Interuniv Microelect Ctr IMEC, B-3001 Louvain, Belgium
关键词:
Admittance spectroscopy;
capacitance-voltage (C-V) simulation;
InGaAs;
InP;
metal-oxide-semiconductor (MOS);
TRANSISTOR;
AL2O3;
D O I:
10.1109/TED.2011.2165725
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
By taking into account simultaneously the effects of border traps and interface states, the authors model the alternating current capacitance-voltage (C-V) behavior of high-mobility substrate metal-oxide-semiconductor (MOS) capacitors. The results are validated with the experimental In0.53Ga0.47As/high-kappa and InP/high-kappa (C-V) curves. The simulated C-V and conductance-voltage (G-V) curves reproduce comprehensively the experimentally measured capacitance and conductance data as a function of bias voltage and measurement frequency, over the full bias range going from accumulation to inversion and full frequency spectra from 100 Hz to 1 MHz. The interface state densities of In0.53Ga0.47As and InP MOS devices with various high-kappa dielectrics, together with the corresponding border trap density inside the high-kappa oxide, were derived accordingly. The derived interface state densities are consistent to those previously obtained with other measurement methods. The border traps, distributed over the thickness of the high-kappa oxide, show a large peak density above the two semiconductor conduction band minima. The total density of border traps extracted is on the order of 10(19) cm(-3). Interface and border trap distributions for InP and In0.53Ga0.47As interfaces with high-. oxides show remarkable similarities on an energy scale relative to the vacuum reference.
引用
收藏
页码:3890 / 3897
页数:8
相关论文