2-D Systolic Array architecture of CBNS based Discrete Hilbert Transform Processor

被引:2
|
作者
Mukherjee, Madhumita [1 ]
Sanyal, Salil Kumar [1 ]
机构
[1] Jadavpur Univ, Dept ETCE, Kolkata 700032, India
关键词
Complex binary number system; Discrete Hilbert transform; Fast Fourier transform; Systolic array; FPGA;
D O I
10.1016/j.micpro.2020.103509
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes an optimized design of Discrete Hilbert Transform (DHT) processor using Complex Binary Number System (CBNS). The conventional implementation of DHT based on the "divide and conquer'' approach involves two separate computational units for the real and imaginary parts, which requires a large silicon area and increases the path delay. In contrast, incorporation of CBNS in transformation techniques facilitates complex-valued signal processing through a single computational unit. The CBNS-DHT processor has been designed using the standard computational method of Fast Fourier Transform (FFT). The 2-D Systolic Array architecture along with a novel processing element has been proposed for CBNS based Complex-valued FFT (CFFT) and Inverse FFT (CIFFT) computations. The architecture of CBNS-CFFT/CIFFT has been extended to develop the CBNS-DHT processor on the Zynq-7000 family, XC7Z020-CLG484 FPGA platform. A comparative performance analysis of CBNS-DHT and Normal Binary Number System (NBNS)-DHT highlights the efficiency of CBNS-DHT in terms of VLSI parameters - silicon area, path-delay and memory utilization. CBNS-CFFT shows significant improvement in path delay and area consumption as compared to NBNS-CFFT for both Twiddle Factors and FFT size, which proves that CBNS based CFFT and DHT processor design is more efficient in terms of speed and area requirements.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] Design of array processors for 2-D Discrete Fourier Transform
    Peng, ST
    Sedukhin, I
    Sedukhin, S
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1997, E80D (04) : 455 - 465
  • [22] A novel VLSI architecture for 2-d discrete wavelet transform
    Liu Hong-jin
    Shao Yang
    He Xing
    Zhang Tie-jun
    Wang Dong-hui
    Hou Chao-huan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 40 - 43
  • [23] A Vlsi Architecture for Separable 2-D Discrete Wavelet Transform
    Jimmy C. Limqueco
    Magdy A. Bayoumi
    Journal of VLSI signal processing systems for signal, image and video technology, 1998, 18 : 125 - 140
  • [24] An efficient architecture for the 2-D biorthogonal discrete wavelet transform
    McCanny, P
    Masud, S
    McCanny, J
    2001 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL III, PROCEEDINGS, 2001, : 314 - 317
  • [25] A VLSI architecture for separable 2-D Discrete Wavelet Transform
    Limqueco, JC
    Bayoumi, MA
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 18 (02): : 125 - 140
  • [26] A programmable VLSI architecture for 2-D discrete wavelet transform
    Chen, CY
    Yang, ZL
    Wang, TC
    Chen, LG
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 619 - 622
  • [27] A high speed array architecture for 2-D wavelet transform
    Limqueco, JC
    Bayoumi, MA
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 1239 - 1242
  • [28] Systolic arrays for the discrete Hilbert transform
    Padala, SK
    Prabhu, KMM
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1997, 144 (05): : 259 - 264
  • [29] The modified algorithm of image edge features detection based on 2-D discrete hilbert transform
    Wang, Ke
    Xiao, Pengfeng
    Feng, Xuezhi
    Wu, Guiping
    Li, Hui
    Cehui Xuebao/Acta Geodaetica et Cartographica Sinica, 2012, 41 (03): : 421 - 427
  • [30] A Unified FPGA-Based System Architecture for 2-D Discrete Wavelet Transform
    Sameen, Ishmael
    Chang, Yoong Choon
    Mow Song Ng
    Goi, Bok-Min
    Ooi, Chee-Pun
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 71 (02): : 123 - 142