Processor modeling for hardware software codesign

被引:12
|
作者
Rajesh, V [1 ]
Moona, R [1 ]
机构
[1] Indian Inst Technol, Dept Comp Engn & Sci, Cadence Res Ctr, Kanpur 208016, Uttar Pradesh, India
来源
TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 1999年
关键词
D O I
10.1109/ICVD.1999.745137
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In hardware are - software codesign paradigm often a performance estimation of the system is needed for hardware are - software partitioning. The tremendous growth of application specific embedded systems necessitate high level system design tools for rapid prototyping. This work involves design of a language Sim-nML,which will be the base for a high level system design environment. The language is simple, elegant and powerful enough to express the behavior of the processor at instruction level. This language is used as the base for a whole set of tools such as assembler; disassembler and simulator generator: As a pall of this,cork, Ire implemented an instruction set simulator generator which takes Sim-nML description of the processor as input and produces C++ code for performance simulator I the envisage the use of the generated simulator for cycle based analysis of the processor and for performance estimation of the system. This work is primarily an extension of nML[2] language.
引用
收藏
页码:132 / 137
页数:6
相关论文
共 50 条
  • [11] A hardware/software codesign method for a general purpose reconfigurable co-processor
    Kimura, S
    Yukishita, M
    Itou, Y
    Nagoya, A
    Hirao, M
    Watanabe, K
    PROCEEDINGS OF THE FIFTH INTERNATIONAL WORKSHOP ON HARDWARE/SOFTWARE CODESIGN (CODES/CASHE '97), 1997, : 147 - 151
  • [12] Hardware-software codesign
    Cuomo, A
    De Micheli, G
    Ernst, R
    Fuchs, M
    Gajski, DD
    Jerraya, A
    Sangiovanni-Vincentelli, A
    Sciuto, D
    Vissers, KA
    IEEE DESIGN & TEST OF COMPUTERS, 2000, 17 (01): : 92 - 99
  • [13] Hardware/software codesign for DSP
    Bhattacharyya, SS
    Henkel, J
    Hu, XBS
    IEEE SIGNAL PROCESSING MAGAZINE, 2005, 22 (03) : 11 - 12
  • [14] A FRAMEWORK FOR HARDWARE SOFTWARE CODESIGN
    KUMAR, S
    AYLOR, JH
    JOHNSON, BW
    WULF, WA
    COMPUTER, 1993, 26 (12) : 39 - 45
  • [15] A decade of hardware/software codesign
    Wolf, W
    COMPUTER, 2003, 36 (04) : 38 - +
  • [16] Hardware-software codesign
    Hoover, C
    Martin, G
    IEEE SPECTRUM, 1996, 33 (11) : 40 - 41
  • [17] A Hardware/Software Codesign for Image Processing in a Processor Based Embedded System for Vehicle Detection
    Moon, Hosun
    Moon, Sunghwan
    Seo, Youngbin
    Kim, Yongdeak
    JOURNAL OF INFORMATION PROCESSING SYSTEMS, 2005, 1 (01): : 27 - 31
  • [18] Hardware-software codesign of a vector co-processor for public key cryptography
    Fournier, Jacques J. A.
    Moore, Simon
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 439 - +
  • [19] A codesign environment supporting hardware/software modeling at different levels of detail
    Kumar, S
    Rose, F
    PROCEEDINGS OF THE FIFTH INTERNATIONAL WORKSHOP ON HARDWARE/SOFTWARE CODESIGN (CODES/CASHE '97), 1997, : 115 - 119
  • [20] A codesign virtual machine for hierarchical, balanced hardware/software system modeling
    Paul, JM
    Peffers, SN
    Thomas, DE
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 390 - 395