Processor modeling for hardware software codesign

被引:12
|
作者
Rajesh, V [1 ]
Moona, R [1 ]
机构
[1] Indian Inst Technol, Dept Comp Engn & Sci, Cadence Res Ctr, Kanpur 208016, Uttar Pradesh, India
关键词
D O I
10.1109/ICVD.1999.745137
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In hardware are - software codesign paradigm often a performance estimation of the system is needed for hardware are - software partitioning. The tremendous growth of application specific embedded systems necessitate high level system design tools for rapid prototyping. This work involves design of a language Sim-nML,which will be the base for a high level system design environment. The language is simple, elegant and powerful enough to express the behavior of the processor at instruction level. This language is used as the base for a whole set of tools such as assembler; disassembler and simulator generator: As a pall of this,cork, Ire implemented an instruction set simulator generator which takes Sim-nML description of the processor as input and produces C++ code for performance simulator I the envisage the use of the generated simulator for cycle based analysis of the processor and for performance estimation of the system. This work is primarily an extension of nML[2] language.
引用
收藏
页码:132 / 137
页数:6
相关论文
共 50 条
  • [1] Hardware software codesign using processor synthesis
    Kuttner, C
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (03): : 43 - 53
  • [2] Hardware-software codesign of a fingerprint alignment processor
    Fons, M.
    Fons, F.
    Canto, E.
    MIXDES 2007: Proceedings of the 14th International Conference on Mixed Design of Integrated Circuits and Systems:, 2007, : 661 - 666
  • [3] Generation of software tools from processor descriptions for hardware/software codesign
    Hartoog, MR
    Rowson, JA
    Reddy, PD
    Desai, S
    Dunlop, DD
    Harcourt, EA
    Khullar, N
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 303 - 306
  • [4] Hardware/software codesign of a scalable embedded radar signal processor
    Buenzli, C
    Owen, L
    Rose, F
    VHDL INTERNATIONAL USERS' FORUM, PROCEEDINGS, 1997, : 200 - 208
  • [5] ASAP: An asynchronous array processor for hardware-software coprocessing and codesign
    Gao, B
    Rees, DJ
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 151 - 154
  • [6] Use of a soft-core processor in a hardware/software codesign laboratory
    Chamberlain, R
    Lockwood, J
    Gayen, S
    Hough, R
    Jones, P
    2005 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC SYSTEMS EDUCATION, PROCEEDINGS, 2005, : 97 - 98
  • [7] Hardware/software codesign
    Theerayod, WT
    Cheung, PYK
    Luk, W
    IEEE SIGNAL PROCESSING MAGAZINE, 2005, 22 (03) : 14 - 22
  • [8] HARDWARE SOFTWARE CODESIGN
    BUCHENRIEDER, K
    WOLF, WH
    BORRIELLO, G
    LEE, EA
    CAMPOSANO, R
    IEEE DESIGN & TEST OF COMPUTERS, 1993, 10 (01): : 83 - 90
  • [9] A hardware/software codesign for improved data acquisition in a processor based embedded system
    Thomas, F
    Nayak, MM
    Udupa, S
    Kishore, JK
    Agrawal, VK
    MICROPROCESSORS AND MICROSYSTEMS, 2000, 24 (03) : 129 - 134
  • [10] A Low Power Biomedical Signal Processor ASIC Based on Hardware Software Codesign
    Nie, Z. D.
    Wang, L.
    Chen, W. G.
    Zhang, T.
    Zhang, Y. T.
    2009 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-20, 2009, : 2559 - 2562