A structured test re-use methodology for core-based system chips

被引:153
|
作者
Varma, P
Bhatia, S
机构
关键词
D O I
10.1109/TEST.1998.743167
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a structured test re-use methodology and infrastructure for core-based system chips. The methodology is based on the use of a structured test bus framework that provides access to virtual components in a system chip allowing the test methodologies and test vectors for these components to be re-used. It addresses the test access, isolation, interconnect and shadow logic test problems without requiring modifications to the components, even for cores with more ports than chip pins. The test area overhead required, including test bus routing, to implement this methodology can be less than 1%.
引用
收藏
页码:294 / 302
页数:9
相关论文
共 50 条
  • [21] A fast and low-cost testing technique for core-based system-chips
    Ghosh, I
    Dey, S
    Jha, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (08) : 863 - 877
  • [22] Core-based testing of multiprocessor system-on-chips utilizing hierarchical functional buses
    Hussin, Fawnizu Azmadi
    Yoneda, Tomokazu
    Orailoglu, Alex
    Fujiwara, Hideo
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 720 - +
  • [23] Add testability now to core-based chips or pay later
    Lipman, J
    EDN, 1998, 43 (04) : 65 - +
  • [25] Efficient test solutions for core-based designs
    Larsson, E
    Arvidsson, K
    Fujiwara, H
    Peng, Z
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (05) : 758 - 775
  • [26] CTL the language for describing core-based test
    Kapur, R
    Lousberg, M
    Taylor, T
    Keller, B
    Reuter, P
    Kay, D
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 131 - 139
  • [27] Core-based design methodology for reconfigurable computing applications
    James-Roxby, P
    Cerro-Prada, E
    Charlwood, S
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (03): : 142 - 146
  • [28] Test access proposal for core-based ICs
    Novellino, J
    ELECTRONIC DESIGN, 1998, 46 (01) : 102 - 102
  • [29] Introducing core-based system design
    Univ of California, Irvine, United States
    IEEE Des Test Comput, 4 (15-25):
  • [30] On Concurrent Test of Core-Based SOC Design
    Yu Huang
    Wu-Tung Cheng
    Chien-Chung Tsai
    Nilanjan Mukherjee
    Omer Samman
    Yahya Zaidan
    Sudhakar M. Reddy
    Journal of Electronic Testing, 2002, 18 : 401 - 414