A structured test re-use methodology for core-based system chips

被引:153
|
作者
Varma, P
Bhatia, S
机构
关键词
D O I
10.1109/TEST.1998.743167
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a structured test re-use methodology and infrastructure for core-based system chips. The methodology is based on the use of a structured test bus framework that provides access to virtual components in a system chip allowing the test methodologies and test vectors for these components to be re-used. It addresses the test access, isolation, interconnect and shadow logic test problems without requiring modifications to the components, even for cores with more ports than chip pins. The test area overhead required, including test bus routing, to implement this methodology can be less than 1%.
引用
收藏
页码:294 / 302
页数:9
相关论文
共 50 条
  • [1] A test methodology for core-based system LSls
    Sugihara, M
    Date, H
    Yasuura, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (12) : 2640 - 2645
  • [2] A test time reduction algorithm for test architecture design for core-based system chips
    Goel, SK
    Marinissen, EJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (04): : 425 - 435
  • [3] An improved test control architecture and test control expansion for core-based system chips
    Waayers, T
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 1145 - 1154
  • [4] A Test Time Reduction Algorithm for Test Architecture Design for Core-Based System Chips
    Sandeep Kumar Goel
    Erik Jan Marinissen
    Journal of Electronic Testing, 2003, 19 : 425 - 435
  • [5] A novel test time reduction algorithm for test architecture design for core-based system chips
    Goel, SK
    Marinissen, EJ
    ETW'02: 7TH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2002, : 7 - 12
  • [6] An efficient link controller for test access to IP core-based embedded system chips
    Song, Jaehoon
    Yi, Hyunbean
    Han, Juhee
    Park, Sungju
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2007, 4697 : 139 - +
  • [7] Guest Editors' Introduction - Design and test of core-based systems on chips
    Zorian, Y
    Gupta, RK
    IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (04): : 14 - 14
  • [8] A core-based system-to-silicon design methodology
    Eory, FS
    IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (04): : 36 - 41
  • [9] A novel test methodology for core-based system LSIs and a testing time minimization problem
    Sugihara, M
    Date, H
    Yasuura, H
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 465 - 472
  • [10] Hierarchy-aware and area-efficient test infrastructure design for core-based system chips
    Sehgal, Anuja
    Goel, Sandeep Kumar
    Marinissen, Erik Jan
    Chakrabarty, Krishnendu
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 283 - +