Design and analysis of low-power cache using two-level filter scheme

被引:15
|
作者
Chang, YJ [1 ]
Ruan, SJ
Lai, FP
机构
[1] Natl Taiwan Univ, Dept Comp Sci & Informat Engn, Taipei 106, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
关键词
block buffer; filter scheme; low-power cache; power consumption; unnecessary cache activity;
D O I
10.1109/TVLSI.2003.812292
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power consumption is an increasingly pressing problem in modern processor design. Since the on-chip caches usually consume A significant amount of power, it is one of the most attractive targets for power reduction. This paper presents a two-level filter scheme, which consists of the L1 and L2 filters, to reduce the power consumption of the on-chip cache. The main idea of the proposed scheme is motivated by the substantial unnecessary activities in conventional. cache architecture. We use a single block buffer as the L1 filter to eliminate the unnecessary cache accesses. In the L2 filter, we then propose a new sentry-tag architecture to further filter out the unnecessary way activities in case of the L1 filter miss. We use SimpleScalar to simulate the SPEC2000 benchmarks and perform the HSPICE simulations to evaluate the proposed architecture. Experimental results show that the two-level filter scheme can effectively reduce the cache power consumption by eliminating most unnecessary cache activities, while the compromise of system performance is negligible. Compared to a conventional instruction cache (32 kB, two-way) implemented with only the L1 filter, the use of a two-level filter can result in roughly 30% reduction in total cache power consumption. Similarly, compared to a conventional data cache (32 kB, four-way) implemented with only the L1 filter, the total cache power reduction is approximately 46%.
引用
收藏
页码:568 / 580
页数:13
相关论文
共 50 条
  • [31] A low-power efficient direct digital frequency synthesizer based on new two-level lookup table
    Yi, Shu-Chung
    Lee, Kun-Tse
    Chen, Jin-Jia
    Lin, Chien-Hung
    2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 1317 - 1320
  • [32] Low-power design and analysis for VLSI
    Wang, Yanbo
    Wu, Jin
    Chang, Changyuan
    Wei, Tongli
    Dianzi Qijian/Journal of Electron Devices, 2002, 25 (02):
  • [33] Low-power filter design using quasi-floating gate and level shifter approaches for biological healthcare applications
    Thakur, Diksha
    Sharma, Kulbhushan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 177
  • [34] Two-level forwarding pointers-based Cache scheme for location management in PCS networks
    Ramadan, SM
    El Sherbini, A
    Zaki, M
    Marie, M
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 455 - 458
  • [35] An LC Filter Design Based on the Maximum Ripple Current for Two-Level Inverters Controlled with a Bipolar Switching Scheme
    Farzamkia, Saleh
    Lakhera, Ketan
    Khoshkbar-Sadigh, Arash
    Dargahi, Vahid
    Fajri, Poria
    2020 CLEMSON UNIVERSITY POWER SYSTEMS CONFERENCE (PSC), 2020,
  • [36] Low-power scan design using first-level supply gating
    Bhunia, S
    Mahmoodi, H
    Ghosh, D
    Mukhopadhyay, S
    Roy, K
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 384 - 395
  • [37] High-level synthesis for low-power design
    School of Electrical and Computer Engineering, Cornell University, Ithaca
    NY, United States
    不详
    IL, United States
    IPSJ Trans. Syst. LSI Des. Methodol., (12-25):
  • [38] LCL Filter Design for Three-phase Two-level Power Factor Correction using Line Impedance Stabilization Network
    Kouchaki, Alireza
    Nymand, Morten
    APEC 2016 31ST ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, 2016, : 2382 - 2388
  • [39] Design and implementation of low-power IIR digital filter systems
    Saab, S
    Lu, WS
    Antoniou, A
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3: ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, : 391 - 394
  • [40] Theory and Low-Power Design of Moving Accumulative Sign Filter
    Xia, Yingjun
    Luo, Jianjiang
    Yin, Peng
    Yan, Dengwei
    Zhou, Xichuan
    Bermak, Amine
    Tang, Fang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (06) : 2511 - 2524