Eutectic solder bump process for ULSI flip chip technology

被引:1
|
作者
Ezawa, H
Miyata, M
Inoue, H
机构
关键词
D O I
10.1109/IEMT.1997.626934
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel eutectic solder bump process, which allows ULSI chips area array pad layout, has been developed. Straight side wall bumps as plated using a new nega-type photo resist and eutectic solder electroplating provide several advantages over conventional mushroom bumps. The novel developed process gives the bump height uniformity as renewed of less than 10 % within wafer. Composition measurements using ICP spectrometry have been performed to investigate the bump height dependence on solder compositions and the metal content dependence of a plating solution on the solder composition uniformity within wafer. Experimental results show that the plating solution with the total metal concentration of more than 60 g/l gives the uniformity at eutectic point of less than 3 % within wafer. In addition, we have confirmed that use of eutectic solder disk anode keeps the composition of a plating solution constant for long term product run.
引用
收藏
页码:293 / 298
页数:6
相关论文
共 50 条
  • [31] Bump non-wet issue in large-die flip chip package with eutectic Sn/Pb solder bump and SOP substrate pad
    Xiong, ZP
    Sze, HP
    Chua, KH
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 438 - 443
  • [32] Polymer flip chip PFC: a solderless bump process
    1600, Horizon House, Norwood, MA, United States (38):
  • [33] Micro-bump formation technology for flip-chip LSIs using micro-solder-ball
    Hazeyama, I
    NEC RESEARCH & DEVELOPMENT, 2003, 44 (03): : 219 - 224
  • [34] Au–Sn flip-chip solder bump for microelectronic and optoelectronic applications
    Jeong-Won Yoon
    Hyun-Suk Chun
    Ja-Myeong Koo
    Seung-Boo Jung
    Microsystem Technologies, 2007, 13 : 1463 - 1469
  • [35] Electromigration of eutectic SnPb and SnAg3.8Cu0.7 flip chip solder bumps and under-bump metallization
    Lee, TY
    Tu, KN
    Frear, DR
    JOURNAL OF APPLIED PHYSICS, 2001, 90 (09) : 4502 - 4508
  • [36] Advanced copper column based solder bump for flip-chip interconnection
    Yamada, H
    Togasaki, T
    Tateyama, K
    Higuchi, K
    1997 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1997, 3235 : 417 - 422
  • [37] Batch transfer of microstructures using flip-chip solder bump bonding
    Singh, A
    Horsley, DA
    Cohn, MB
    Pisano, AP
    Howe, RT
    TRANSDUCERS 97 - 1997 INTERNATIONAL CONFERENCE ON SOLID-STATE SENSORS AND ACTUATORS, DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 1997, : 265 - 268
  • [38] Underfill of flip-chip: The effect of contact angle and solder bump arrangement
    Young, Wen-Bin
    Yang, Wen-Lin
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (03): : 647 - 653
  • [39] Fabrication of a flip chip solder bump using a thin mold and ultrasonic filling
    Nam, Dong Jin
    Lee, Jae Hak
    Lee, Jihye
    Yoo, Choong Don
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2007, 17 (09) : 1863 - 1869
  • [40] A More Practical Method of Predicting Flip Chip Solder Bump Electromigration Reliability
    Rao, Shiguo
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 629 - 634