High-Performance, Cost-Effective Heterogeneous 3D FPGA Architectures

被引:0
|
作者
Le, Roto [1 ]
Reda, Sherief [1 ]
Bahar, R. Iris [1 ]
机构
[1] Brown Univ, Div Engn, Providence, RI 02912 USA
关键词
Heterogeneous FPGA Design; 3D Integrated Circuits;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose novel architectural and design techniques for three-dimensional field-programmable gate arrays (3D FPGAs) with Through-Silicon Vias (TSVs). We develop a novel design partitioning methodology that maps the heterogeneous computational resources of an FPGA into a number of die such that the total die area is minimized and the FPGA performance is maximized. Minimizing the total die area leads to direct manufacturing cost savings which is an important incentive to bring 3D technology to the fab and onto the market. An estimation framework is developed to assess the impact of silicon area utilized by 3D interconnect resources while taking into account the large area occupied by TSVs which is crucial to total die area of 3D FPGAs. In order to improve area and performance of 3D FPGAs, we design a novel 3D switch box with bypass TSVs. We also analyze the impact of different partitioning strategies on die area and find the optimal number of die that gives the largest reductions in total die area while maximizing the performance. Using a well-developed simulation infrastructure, we show that our methodologies can achieve an average reduction of 27.7% in total die area with a reduced interconnect path delay of about 58%.
引用
收藏
页码:251 / 256
页数:6
相关论文
共 50 条
  • [21] Future research trends in high-performance concrete: cost-effective considerations
    Natl Taiwan Inst of Technology, Taipei, Taiwan
    Transp Res Rec, 1574 (49-55):
  • [22] The mercury interconnect architecture: A cost-effective infrastructure for high-performance servers
    Weber, WD
    Gold, S
    Helland, P
    Shimizu, T
    Wicki, T
    Wilcke, W
    24TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, CONFERENCE PROCEEDINGS, 1997, : 98 - 107
  • [23] Cobalt intercalated strontium phosphate for cost-effective high-performance supercapacitors
    Eagambaram, Murugan
    Mani, Kaviya Sri
    Sahoo, Satyabrata
    JOURNAL OF ENERGY STORAGE, 2025, 119
  • [24] Future research trends in high-performance concrete - Cost-effective considerations
    Hwang, CL
    Lee, LS
    ADVANCES IN CONCRETE AND CONCRETE PAVEMENT CONSTRUCTION, 1997, (1574): : 49 - 55
  • [25] Cost-effective 3D documentation device in forensic medicine
    Sieberth, Till
    Meindl, Michael
    Sagmeister, Bernhard
    Franckenberg, Sabine
    Ptacek, Wolfgang
    FORENSIC SCIENCE INTERNATIONAL, 2024, 357
  • [26] A Cost-Effective 3D SoC Silicon Prototyping Platform
    Yang, Chih-Chyau
    Wu, Chien-Ming
    Huang, Chun-Ming
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2015, 31 (06) : 1885 - 1901
  • [27] A Testing Engine for High-Performance and Cost-Effective Workflow Execution in the Cloud
    Pallipuram, V. K.
    Estrada, T.
    Taufer, M.
    2015 44TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING (ICPP), 2015, : 849 - 858
  • [28] Albion: Cost-effective 3rd generation high-performance thermal imaging in the UK
    McEwen, R. K.
    Lupton, M.
    Lawrence, M.
    Knowles, P.
    Wilson, M.
    Dennis, P. N. J.
    Gordon, N. T.
    Lees, D. J.
    Parsons, J. F.
    Electro-Optical and Infrared Systems: Technology and Applications III, 2006, 6395 : U154 - U164
  • [29] Architectures for high-performance FPGA implementations of neural models
    Weinstein, Randall K.
    Lee, Robert H.
    JOURNAL OF NEURAL ENGINEERING, 2006, 3 (01) : 21 - 34
  • [30] Sintered Nanocopper Paste for High-Performance 3D Heterogeneous Package Integration
    Wang, Yiteng
    Watanabe, Atom O.
    Ogura, Nobuo
    Raj, Pulugurtha Markondeya
    Tummala, Rao
    JOURNAL OF ELECTRONIC MATERIALS, 2020, 49 (11) : 6737 - 6745