Computing logic-stage delays using circuit simulation and symbolic Elmore analysis

被引:0
|
作者
McDonald, CB [1 ]
Bryant, RE [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The computation of logic-stage delays is a fundamental sub-problem for many EDA tasks. Although accurate delays can be obtained via circuit simulation, we must estimate the input assignments that will maximize the delay. With conventional methods, it is not feasible to estimate the delay for all input assignments on large sub-networks, so previous approaches have relied on heuristics. We present a symbolic algorithm that enables efficient computation of the Elmore delay under all input assignments and delay refinement using circuit-simulation. We analyze the Elmore estimate with three metrics using data extracted from symbolic timing simulations of industrial circuits.
引用
收藏
页码:283 / 288
页数:6
相关论文
共 50 条
  • [31] Evaluation of Power Analysis Attacks on Cryptographic Circuit Using Adiabatic Logic
    Koyasu, Hiroki
    Takahashi, Yasuhiro
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 410 - 414
  • [32] Logic circuit design for high-speed computing of dynamic response in real-time hybrid simulation using FPGA-based system
    Igarashi, Akira
    SMART STRUCTURES AND SYSTEMS, 2014, 14 (06) : 1131 - 1150
  • [33] Computing Bounds on Dynamic Power Using Fast Zero-Delay Logic Simulation
    Alexander, Jins D.
    Agrawal, Vishwani D.
    SSST: 2009 41ST SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2009, : 107 - 112
  • [34] A new computing structure for power quality analysis using fuzzy logic
    de Oliveira, A
    Martins, RM
    Silva, SFD
    8TH INTERNATIONAL CONFERENCE ON HARMONICS AND QUALITY OF POWER, PROCEEDINGS, VOLS 1 AND 2, 1998, : 65 - 70
  • [35] Representation and analysis of mobile computing using TeleLog - A mobile logic language
    Sato, H
    International Conference on Computing, Communications and Control Technologies, Vol 1, Proceedings, 2004, : 217 - 222
  • [36] A New Simulation Program for Analog Circuits Using Symbolic Analysis Techniques
    Fontana, G.
    Grasso, F.
    Luchetta, A.
    Manetti, S.
    Piccirilli, M. C.
    Reatti, A.
    2015 INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2015,
  • [37] Exact runtime analysis using automata-based symbolic simulation
    Schüle, T
    Schneider, K
    FIRST ACM AND IEEE INTERNATIONAL CONFERENCE ON FORMAL METHODS AND MODELS FOR CO-DESIGN, PROCEEDINGS, 2003, : 153 - 162
  • [38] Computing redistribution moments in the plastic stage by using linear analysis
    Farouk, M. A.
    Alzara, Majed
    El-kady, Mahmoud Samir
    INNOVATIVE INFRASTRUCTURE SOLUTIONS, 2018, 3 (01)
  • [39] DSSA: DIRECT SIMPLIFIED SYMBOLIC ANALYSIS USING METAHEURISTIC-DRIVEN CIRCUIT MODELLING
    Shokouhifar, Mohammad
    Yazdanjouei, Hossein
    Weber, Gerhard-wilhelm
    JOURNAL OF DYNAMICS AND GAMES, 2024, 11 (03): : 232 - 248
  • [40] Parallel Circuit Simulation by using Simulation-on-demand and Iterated Timing Analysis
    Chen, Chun-Jung
    Sun, Jenn-Dong
    Yang, Tai-Ning
    Lee, Chih-Jen
    APPLIED DECISIONS IN AREA OF MECHANICAL ENGINEERING AND INDUSTRIAL MANUFACTURING, 2014, 577 : 636 - 639