Design and Implementation of Scalable and Parametrizable Analog-to-Digital Converter on FPGA

被引:1
|
作者
Castillo, Juan David Espitia [1 ]
Canto Navarro, Enrique [1 ]
Vidal-Idiarte, Enric [1 ]
机构
[1] Univ Rovira & Virgili, Grp Automat & Elect Ind GAEI, Dept Engn Elect Elect & Automat, Avinguda dels Paisos Catalans 26, Tarragona 43007, Spain
关键词
analog-to-digital converter (ADC); successive approximation register (SAR); FPGA; PWM; LPF; INTERLEAVED SAR ADC; CONVERSION;
D O I
10.3390/electronics11030447
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The flexibility provided by FPGAs permits the implementation of several ADCs, each one configured with the required bit resolution and sampling frequency. The paper presents the design and implementation of scalable and parametrizable analog-to-digital converters (ADC), based on a successive approximation register (SAR), on FPGAs (field programmable gate arrays). Firstly, the work develops a systematic methodology for the implementation of a parametrizable SAR-based ADC from a set of building modules, such as the pulse-width modulator (PWM), external low-pass filter (LPF) and the analog comparator. The presented method allows choosing the LPF parameters for the required performance (resolution bits and sampling frequency) of a SAR-based ADC. Secondly, the paper also presents several optimizations on the PWM module to enhance the sampling frequency of implemented ADCs, and the method to choose the LPF parameters is adapted. The PWM and SAR logic are synthesizable and parametrizable, using a low number of resources, in order to be portable for low-cost FPGA families. The methodology and PWM optimizations are tested on a Zynq-7000 device from Xilinx; however, they can be adapted to any other FPGA.
引用
收藏
页数:29
相关论文
共 50 条