A hybrid space vector modulation for the near-zero common-mode voltage and common-mode current mitigation in diode-clamped multilevel-inverter-fed induction motor drive

被引:8
|
作者
Selvaperumal, M. [1 ]
Kirubakaran, D. [2 ]
Bharatiraja, Chokkalingam [3 ]
机构
[1] Sathyabama Univ, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[2] St Josephs Inst Technol, Dept Elect & Elect Engn, Chennai, Tamil Nadu, India
[3] SRM Inst Sci & Technol, Dept Elect & Elect Engn, Kanchipuram, India
关键词
common-mode voltage; diode-clamped multilevel inverters; motor drives; pulse width modulation; space vector modulation; ELIMINATION; REDUCTION; OSCILLATION; STRATEGY; DESIGN;
D O I
10.1002/2050-7038.12535
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-level diode-clamped (DC) multilevel inverters (MLIs) and its pulse width modulations (PWMs) are studied widely due to its extensive rewards in industrial drives. These modulation schemes are mainly concentrated to mitigate the zero common-mode (CM) voltage (CMV) and CM current (CMC). Unfortunately, although achieving near-zero CMV, these conventional methods are inadequate to maintain the DC-link low-frequency neutral point voltage oscillations. Hence, bulky DC-link capacitors are used in DC-MLIs. In this article, a full CM voltage eliminated the modified space vector modulation (SVM) method by combining the three medium switching vectors ((MV)-V-3) with one zero vector and two medium switching vectors (M(2)ZV) is proposed. The hybridization of (MV)-V-3 + M(2)ZV uses the simple digital circuit to combine (MV)-V-3 and M(2)ZV, which creates near-zero CMV and CMC with an improved DC-link capacitor voltage balancing. The studies on the creation and effects of CMV and CMC are presented in detailed. Compared with the early reported full CMV elimination research works, the proposed method maintains the DC-link capacitors voltage balancing without compromising the complete elimination of the CMV. Depending on the reference vector modulation indices and DC-link capacitor voltages, the proposed method uses the mixture of both the (MV)-V-3 and M(2)ZV switching states. The nominated switching vectors keep the CMV and CMC near to zero with capacitor voltage fluctuation with 1.8%. The mathematical analysis of CMV and CMC, operating principles of (MV)-V-3 and M(2)ZV, and comparison of the proposed method with other reported methods are presented. The proposed hybrid SVM is compared with the other conventional SVM and multicarrier PWM control by MATLAB/Simulink simulations. Finally, laboratory-scale experimentations were developed with the support of Spartan-6 FPGA to test the conventional and proposed SVM method. The validated results confirmed the effectiveness of the proposed hybridization of (MV)-V-3 + M(2)ZV to maintain the zero CMV and DC-link balancing together.
引用
收藏
页数:24
相关论文
共 50 条
  • [41] Modeling of Common-Mode Impedance of an Inverter-Fed Induction Motor From Online Measurement
    Chen, Henglin
    Ye, Shize
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2018, 60 (05) : 1581 - 1589
  • [42] Suppression method of inverter common-mode voltage based on virtual space vector over-modulation strategy
    Wang S.
    Yang S.
    Li Y.
    Xie Z.
    Dianli Zidonghua Shebei/Electric Power Automation Equipment, 2022, 42 (03): : 76 - 81
  • [43] High-frequency common-mode voltage mitigation for current-source inverter in transformerless photovoltaic system using active zero-state space vector modulation
    Gao, Hang
    IET ELECTRIC POWER APPLICATIONS, 2023, 17 (02) : 245 - 255
  • [44] Common-mode Overvoltage Mitigation in a Medium Voltage Pump Motor Transformerless Drive in a Mining Plant
    Parreiras, Thiago Morais
    Prado, Brenno Marcus
    Cardoso Filho, Braz de J.
    2016 52ND ANNUAL MEETING OF THE IEEE INDUSTRY APPLICATIONS SOCIETY (IAS), 2016,
  • [45] An improved space vector modulation strategy for common-mode voltage reduction in matrix rectifier
    Liu, Xiao
    Zhang, Qingfan
    Hou, Dianli
    ARCHIVES OF ELECTRICAL ENGINEERING, 2014, 63 (01) : 93 - 106
  • [46] A space vector based PWM switching scheme for the reduction of common-mode voltages for a dual inverter fed open-end winding induction motor drive
    Somasekhar, VT
    Srinivas, S
    Gopakumar, K
    2005 IEEE 36TH POWER ELECTRONIC SPECIALISTS CONFERENCE (PESC), VOLS 1-3, 2005, : 816 - 821
  • [47] Alternating Sequence and Zero Vector Modulation with Reduced Switching Losses and Common-Mode Voltage in Current Source Inverters
    Lee, Sanuwhee
    Chen, Feida
    Jahns, Thomas M.
    Sarlioulu, Bulent
    2023 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2023, : 2613 - 2619
  • [48] Investigation of Common-Mode Current Elimination in Four-Wire Inverter-Fed Motor
    Zhao, Zhao
    Horn, Benjamin
    Leidhold, Roberto
    2018 IEEE INTERNATIONAL POWER ELECTRONICS AND APPLICATION CONFERENCE AND EXPOSITION (PEAC), 2018, : 1378 - 1382
  • [49] Common-mode voltage reduction PWM technique for wide speed range control of induction motor drives fed by inverter with diode front end
    Lai, YS
    Chen, PS
    Lee, HK
    Chou, J
    2003 IEEE INDUSTRY APPLICATIONS CONFERENCE, VOLS 1-3: CROSSROADS TO INNOVATIONS, 2003, : 424 - 431
  • [50] Space-Vector PWM With Reduced Common-Mode Voltage for Five-Phase Induction Motor Drives
    Duran, Mario J.
    Prieto, Joel
    Barrero, Federico
    Riveros, Jose A.
    Guzman, Hugo
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2013, 60 (10) : 4159 - 4168